#### Is Now Part of # ON Semiconductor® To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo # FSA2276 — DPDT (0.5 $\Omega$ ) HiFi Audio Switch w/ Negative Swing #### **Features** - V<sub>DD</sub> Operating Range: 1.65 to 5.5 V - External Capacitor Connection for Pop and Click Noise Suppression - Power-Off Protection on Common Ports - $R_{ON} = 0.5 \Omega$ (Typ.) at 1.8 V - THD+N = -115 dB; 2 $V_{RMS}$ , 20 k $\Omega$ Load; f = 1 kHz - $X_{TALK} = -122$ dB at 1 $V_{RMS}$ , 50 $\Omega$ Load; f = 1 kHz - Off Isolation = -115 dB at 1 V<sub>RMS</sub>, 50 Ω Load; f = 1 kHz - 12-Lead UMLP 1.8 mm x 1.8 mm ### **Applications** - Mobile Phone, Tablet, Notebook PC, Media Player - Docking Station, TV, Set-Top Box, LCD Monitor #### Description The FSA2276 is a high-performance, Double-Pole Double-Throw (DPDT) analog switch with negative swing audio capability. The FSA2276 features ultra-low audio $R_{\text{ON}}$ of $0.5\,\Omega$ (typical) at $1.8\,\text{V}$ Vpb. The FSA2276 operates over a Vpb range of $1.65\,\text{V}$ to $5.5\,\text{V}$ , is fabricated with sub-micron CMOS technology to achieve fast switching speeds, and is designed for break-before-make operation. To minimize pop and click during operation, the turn on ramp time is selectable using an external capacitor (C\_EXT). The FSA2276 features THD+N specifications that target a Hi-Fidelity audio quality into both 32 $\Omega$ headphones and line out type loads (>600 $\Omega$ ). Figure 1. Application Block Diagram # **Ordering Information** | Part Number | Top Mark | Package Description | |-------------|----------|---------------------------------------------------| | FSA2276UMX | EN | 12-Lead, UMLP, Quad, JEDEC MO252, 1.8 mm x 1.8 mm | # **Pin Configuration** Figure 2. Pin Assignment (Top Through View) Figure 3. Pin Assignment (Bottom View) # **Pin Descriptions** | Pin | Name | Description | | | | |-----|-------------------|------------------------------------------|--|--|--| | 1 | VDD | Power Supply (1.65 to 5.5 V) | | | | | 2 | C_EXT | Slow Turn On External Capacitor | | | | | 3 | GND | Ground | | | | | 4 | L <sub>SPKR</sub> | Audio L <sub>SPPKR</sub> Common I/O Port | | | | | 5 | R <sub>SPKR</sub> | Audio R <sub>SPPKR</sub> Common I/O Port | | | | | 6 | SEL | Select Pin | | | | | 7 | MUTE | Mute Enable - Active High | | | | | 8 | GND | Ground | | | | | 9 | R2 | Audio - Right Channel Source2 I/O Port | | | | | 10 | R1 | Audio - Right Channel Source1 I/O Port | | | | | 11 | L2 | Audio – Left Channel Source2 I/O Port | | | | | 12 | L1 | Audio – Left Channel Source1 I/O Port | | | | # **Truth Table** | Mute | SEL | Function | Resistor Terminations | |------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 0 | 0 | $L1 = L_{SPKR}; R1 = R_{SPKR}$ | R <sub>SHUNT(s)</sub> connect to L2/R2 | | 0 | 1 | $L2 = L_{SPKR}$ ; $R2 = R_{SPKR}$ | R <sub>SHUNT(s)</sub> connect to L1/R1 | | 1 | 0 | L1 $\neq$ L <sub>SPKR</sub> ; L2 $\neq$ L <sub>SPKR</sub> ; R1 $\neq$ R <sub>SPKR</sub> ;<br>R2 $\neq$ R <sub>SPKR</sub> (All Paths Hi-Z) | R <sub>SHUNT(s)</sub> OPEN | | 1 | 1 | L1 $\neq$ L <sub>SPKR</sub> ; L2 $\neq$ L <sub>SPKR</sub> ; R1 $\neq$ R <sub>SPKR</sub> ;<br>R2 $\neq$ R <sub>SPKR</sub> (All Paths Hi-Z) | R <sub>SHUNT(s)</sub> OPEN | ### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Paramete | Min. | Max. | Unit | | |--------------------|------------------------------------------------|-------------------------------------------------------|------|------|----| | $V_{DD}$ | Supply/Control Voltage | | | | V | | V <sub>CNTRL</sub> | Control Input Voltage | SEL, MUTE | -0.3 | 6.0 | V | | V <sub>SW</sub> | DC Switch I/O Voltage | L1, L2, R1, R2, L <sub>SPKR</sub> , R <sub>SPKR</sub> | | 3.5 | ٧ | | I <sub>IK</sub> | ESD Input Diode Current | | -50 | mA | | | I <sub>SW</sub> | Switch I/O Current | | | 700 | mA | | | Human Body Model, ANSI/ESDA/ JEDEC JS-001-2012 | All Pins | 5 | | | | ESD | Charged Device Model, JEDEC: JESD22-C101 | | | | kV | | | IFC 04000 4 2 Custom | Contact | 8 | | | | | IEC 61000-4-2 System Air Gap | | 15 | | | | T <sub>A</sub> | Absolute Maximum Operating Temperature | | | +85 | °C | | T <sub>STG</sub> | Storage Temperature | -65 | +150 | °C | | # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. | Symbol | Parameter | | | Тур. | Max. | Unit | |--------------------|-----------------------------|-------------------------------------------------------|------|------|----------|------| | V <sub>DD</sub> | Supply Voltage | | 1.65 | 1.80 | 5.50 | V | | $V_{SW}$ | DC Switch I/O Voltage | L1, L2, R1, R2, L <sub>SPKR</sub> , R <sub>SPKR</sub> | -3.0 | | 3.0 | V | | V <sub>CNTRL</sub> | Control Input Voltage | SEL, MUTE | 0 | | $V_{DD}$ | V | | Isw | DC Switch I/O Current | | | 100 | | mA | | T <sub>A</sub> | Ambient Operating Temperatu | re | -40 | 25 | +85 | °C | #### **DC Characteristics** $V_{DD} = 1.65 \text{ V}$ to 5.5 V, $V_{DD}$ (Typ.) = 1.8 V, $T_A = -40 ^{\circ}\text{C}$ to $85 ^{\circ}\text{C}$ , and $T_A$ (Typ.) = $25 ^{\circ}\text{C}$ , unless otherwise specified. (1) | Symbol | Parameter | Condition | V <sub>DD</sub> (V) | T <sub>A</sub> =-40°C to<br>+85°C | | | Unit | |----------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------|------|------|------| | | | | | Min. | Тур. | Max. | | | V <sub>IH</sub> | VCNTRL Pin Input High<br>Voltage (SEL, MUTE) | C_EXT = FLOAT | | 1.17 | | VDD | > | | V <sub>IL</sub> | VCNTRL Pin Input Low<br>Voltage (SEL, MUTE) | C_EXT = FLOAT C_EXT = FLOAT | | 0 | | 0.5 | > | | I <sub>ON</sub> | Switch-to-Gnd ON Leakage<br>Current | L1, R1, L2, R2 = -3 V to 3 V, L <sub>SPKR</sub> ,<br>R <sub>SPKR</sub> = Float (I <sub>SW</sub> = 0 mA)<br>MUTE=LOW, SEL=0 or VDD C_EXT<br>= FLOAT, Figure 6 | 1.65 to 5.5 | -1.0 | 0.1 | 1.0 | μΑ | | I <sub>NO_MUTE</sub> | Switch-to-Gnd OFF<br>Leakage Current (when<br>Muted) | L1, R1, L2, R2 = -3 V to 3 V, L <sub>SPKR</sub> ,<br>$R_{SPKR}$ = Float ( $I_{SW}$ = 0 mA)<br>MUTE = HIGH, SEL = 0 or VDD<br>C_EXT = FLOAT, Figure 5 | 1.65 to 5.5 | -1.0 | 0.1 | 1.0 | μΑ | | I <sub>OFF</sub> | Input Leakage Current <sup>(2)</sup> | L1, R1, L2, R2 = -3 V to 3 V, L <sub>SPKR</sub> ,<br>$R_{SPKR}$ = Float ( $I_{SW}$ = 0 mA)<br>MUTE = LOW, SEL = 0 or VDD,<br>$C_{EXT}$ = FLOAT | 0 | -1.0 | 0.1 | 1.0 | μΑ | | I <sub>IN</sub> | Control Input Leakage<br>Current <sup>(3)</sup> (SEL, MUTE) | L1, R1, L2, R2 = -3 V to 3 V, L <sub>SPKR</sub> ,<br>$R_{SPKR}$ = Float ( $I_{SW}$ = 0 mA),<br>$C_{EXT}$ = FLOAT | 1.65 to 5.5 | -0.5 | 0.1 | 0.5 | μΑ | | I <sub>DD</sub> | VDD Supply Current | MUTE = LOW, SEL = 0 or VDD,<br>C_EXT = FLOAT | 5.5 | | 16 | 30 | μΑ | | I <sub>DDZ</sub> | VDD Hi-Z Supply Current | MUTE = HIGH, SEL = 0 or VDD,<br>C_EXT = FLOAT | 5.5 | | | 1 | μΑ | | I <sub>DDT</sub> | Increase in IDD per Control<br>Voltage | MUTE = LOW, SEL = 0 or 1.8 V<br>SEL = LOW, MUTE = 0 or<br>1.8 V C_EXT = FLOAT | 5.5 | À | | 1 | μA | | Ron | Switch On Resistance | ISW = 100 mA, $V_{SW}$ = -3 V to 3 V C_EXT = FLOAT, Figure 4 | 1.65 to 5.5 | | 0.5 | 1.0 | Ω | | ΔR <sub>ON</sub> | On Resistance Matching,<br>Channel to Channel | ISW = 100 mA, $V_{SW}$ = -3 V to 3 V C_EXT = FLOAT | 1.65 to 5.5 | | 30 | | mΩ | | R <sub>FLAT</sub> | On Resistance Flatness | ISW = 100 mA, $V_{SW}$ = -3 V to 3 V C_EXT = FLOAT | 1.65 to 5.5 | | 1 | | mΩ | | R <sub>SHUNT</sub> | Click and Pop Resistance<br>(L1, L2, R1, R2, L <sub>SPKR</sub> ,<br>R <sub>SPKR</sub> ) | VLX_RX = 3.0 V, MUTE = 0,<br>SEL = 0 or VDD, C_EXT = FLOAT | | 6 | 10 | 14 | kΩ | #### Notes: - 1. Limits over the recommended temperature operating range ( $T_A = -40$ °C to +85°C) are correlated by statistical quality. - 2. Only valid for $V_{SW} > 0 V$ . - 3. $V_{MUTE} \le V_{DD} + 0.3$ otherwise additional input leakage current may flow. #### **AC Characteristics** $V_{DD}$ = 1.65 V to 5.5 V, $V_{DD}$ (Typ.) = 1.8 V. $T_A$ = -40°C to 85°C. $T_A$ (Typ.) = 25°C, unless otherwise specified. | Symbol | Parameter | Condition | | V <sub>DD</sub> (V) | T <sub>A</sub> =- 40°C to +85°C | | | Unit | |----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------|---------------------------------|---------|------|------| | Syllibol | Parameter | | | V <sub>DD</sub> (V) | Min. | Тур. | Max. | Omit | | | Enable Time | L1 = R1 = L2 = R2 = 1.5 V, | C_EXT = Float | 1.8, 3.3 | | 0.5 | | | | t <sub>MUTE_ON</sub> | (MUTE to | L <sub>SPKR</sub> , R <sub>SPKR</sub> = 50 $\Omega$ to GND<br>SEL= 0 or V <sub>DD</sub> ; See Figure 7 | C_EXT = 0.1 µF | 1.8 | = | 60 | | ms | | | Output) | and Figure 8 | C_EXT = 0.1 µF | 3.3 | | 100 | | | | ton_mute | Disable Time<br>(MUTE to | L1 = R1= L2 = R2 = 1.5 V,<br>$L_{SPKR}$ , $R_{SPKR}$ = 50 $\Omega$ to GND, | C_EXT = Float | 1.8, 3.3 | | 35 | | μs | | | Output) | SEL = 0 or V <sub>DD</sub> ; See Figure 7 and Figure 8 | C_EXT = 0.1 µF | | | 35 | | - | | | | L1 (L2) = R1 (R2) = 1.5 V,<br>L2 (L1) = R2 (R1) = 0 V | C_EXT = Float | 1.8, 3.3 | | 0.5 | | | | t <sub>ON_SEL</sub> | Turn On Time<br>(SEL to Output) | $L_{SPKR}$ , $R_{SPKR} = 50 \Omega$ to GND, | C_EXT = 0.1 µF | 1.8 | | 50 | | ms | | | | SEL = 0 or V <sub>DD</sub> ; MUTE = 0<br>See Figure 7 and Figure 8 | C_EXT = 0.1 µF | 3.3 | | 100 | | | | t <sub>OFF_SEL</sub> | Turn On Time | L1 (L2) = R1 (R2) = 1.5 V,<br>L2 (L1) = R2 (R1) = 0 V<br>L <sub>SPKR</sub> , R <sub>SPKR</sub> = 50 $\Omega$ to GND, | C_EXT = Float | 1.8, 3.3 | | 20 | | μs | | *OTT_SEE | (SEL to Output) | SEL= 0 or V <sub>DD</sub> ; MUTE = 0<br>See Figure 7 and Figure 8 | C_EXT = 0.1 µF | , | | 20 | | μο | | t <sub>BBM</sub> | Break Before<br>Make Time (SEL<br>to Output) | L1 (L2) = R1 (R2) = 1.5 V, L <sub>SI</sub><br>R <sub>SPKR</sub> = 50 $\Omega$ to GND,SEL = 0<br>C_EXT = FLOAT, MUTE = 0<br>See Figure 7 and Figure 9 | 1.8, 3.3 | | 500 | | μs | | | O <sub>IRR</sub> | Off Isolation <sup>(4)</sup> | $ f = 1 \text{ kHz}, \ R_L = 50 \ \Omega, \ C_L = 0 \text{ p} \\ \text{MUTE} = 0 \ V_{\text{SW}} = 1 \ V_{\text{RMS}} \ \text{Figure} $ | | 1.8, 3.3 | | -115 | 10 | dB | | VIKK | On Idolation | | | 1.0, 0.0 | | -92 | | uD. | | O <sub>IRRM</sub> | Off Isolation- | $f = 1 \text{ kHz}, R_L = 50 \Omega, C_L = 0 \text{ pF},$<br>$MUTE = V_{DD}; V_{SW} = 1 V_{RMS} \text{ Figure 11}$ | | 1.8, 3.3 | | -113 | | dB | | OIRRIVI | Muted <sup>(4)</sup> | | | 1.0, 0.0 | A | -95 | | 4.5 | | X <sub>TALK</sub> | Cross Talk<br>(Adjacent) (4) | f = 1 kHz, $R_L$ = 50 $\Omega$ , $V_{SW}$ = 1 Figure 12 | $V_{RMS}$ | 1.8, 3.3 | /. | -122 | | dB | | BW | -3 dB<br>Bandwidth <sup>(4)</sup> | $R_L = 50 \Omega$ Figure 10 | | 1.8, 3.3 | | 380 | | MHz | | DCDD | Power Supply | $V_{PSRR} = V_{DD} + 100 \text{ mV}_{RMS}$<br>$R_L = 20 \text{ k}\Omega \text{ or } 32 \Omega \text{ (at L}_{SPKR},$ | R <sub>L</sub> = 32 Ω | 1022 | | -119 | | ٩D | | PSRR | Rejection<br>Ratio <sup>(4)</sup> | $R_{SPKR)}$ , MUTE = 0 or $V_{DD}$ , $f = 1$ kHz, $V_{SW} = GND$ or Floa | t) $R_L = 20 \text{ k}\Omega$ | 1.8, 3.3 | | -105 | | dB | | | | $R_L$ = 20 k $\Omega$ , f = 1 kHz,<br>$V_{SW}$ = 2 $V_{RMS}$ , With A-weighted, Figure 15 | | | | 0.00018 | | % | | | | | | | | -115 | | dB | | THD+N | Total Harmonic Distortion + | $R_L=600 \Omega$ , $f=1 \text{ kHz}$ , $V_{SW}=2$ | $V_{RMS}$ | | | 0.00018 | | % | | 1110111 | Noise <sup>(4)</sup> | With A-weighted, Figure 15 | | | | -115 | | dB | | | | $R_L = 32 \Omega$ , $f = 1 \text{ kHz}$ , $V_{SW} = 1 V_{RMS}$ , | | | | 0.00018 | | % | | | | With A-weighted, Figure 15 | | | | -115 | | dB | #### Note: 4. Guaranteed by characterization. Not production tested. # Capacitance Unless otherwise stated, $V_{DD}$ = 1.65 V to 5.5 V, $V_{DD}$ (Typ.) = 1.8 V, $T_A$ = -40°C to 85°C, and $T_A$ (Typ.) = 25°C. (5) | Cumbal | Donomotor | Condition | | V 00 | T <sub>A</sub> =- 40°C to +85°C | | | Unit | |-----------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|---------------------|---------------------------------|------|------|------| | Symbol | Parameter | | | V <sub>DD</sub> (V) | Min. | Тур. | Max. | Onit | | C <sub>ON</sub> | On Capacitance<br>(Common Port) (6) | f = 1 MHz, 100 mV <sub>PK-PK</sub> , 100 mV<br>DC bias MUTE = 0 V Figure 14 | | 1.8, 3.3 | | 22 | | pF | | C <sub>OFF1</sub> | Off Capacitance<br>(Common Port) (6) | f = 1 MHz, 100 mV <sub>PK-PK</sub> , 100 mV<br>DC bias MUTE = V <sub>DD</sub> Figure 13 | | 1.8, 3.3 | | 25 | | pF | | C <sub>OFF2</sub> | Off Capacitance<br>(Non-Common Ports) (6) | f = 1 MHz, 100 mV <sub>PK-PK</sub> , 100 mV<br>DC bias MUTE = 0 V Figure 13 | | 1.8, 3.3 | | 14 | | pF | | C <sub>OFF_MUTE</sub> | Off Capacitance -<br>MUTED<br>(Non-Common Ports) <sup>(6)</sup> | f = 1 MHz, 100 mV <sub>PK-PK</sub> , 100 mV<br>DC bias, MUTE = V <sub>DD</sub> | | 1.8, 3.3 | | 14 | | pF | | | Control Input Pin<br>Capacitance | f = 1 MHz, 100 mV <sub>PP</sub> ,<br>100 mV DC bias | SEL | 0 | | 3 | | рF | | | (MUTE, SEL) (6) | | MUTE | 3 | | 6 | | Pi | - Limits over the recommended temperature operating range (T<sub>A</sub>=-40°C to +85°C) are correlated by statistical quality control methods. Guaranteed by characterization. Not production tested. # **Test Diagrams** Figure 4. On Resistance Figure 6. On Leakage Figure 5. Off Leakage Figure 7. Test Circuit Load Figure 8. Turn On/Off Waveforms (SEL or MUTE to Output) Figure 9. Break Before Make Interval Timing #### Test Diagrams (Continued) Figure 10. Bandwidth Figure 12. Adjacent Channel Crosstalk Figure 14. Channel On Capacitance OFF - Isolation = 20 Log (V OUT/ VIN) Figure 11. Channel Off Isolation Figure 13. Channel Off Capacitance Figure 15. Total Harmonic Distortion (THD+N) - ANY JEDEC STANDARD. - B. DIMENSIONS ARE IN MILLIMETERS. - C. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN. - D. DRAWING FILENAME: MKT-UMLP12ArevF ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative