### [AK2301A]



# AK2301A 3.3V Single channel PCM CODEC LSI

### **GENERAL DESCRIPTION**

The AK2301A is a single channel PCM CODEC for speech processing 8kHz sampling PCM data by DSP. The AK2301A interfaces with 14bit linear data (16bit format).

It includes Band limiting filter, A/D and D/A converter, and universal op-amps for construction of the output filter. All functions are provided in small 24pin VSOP package and it is good for reducing the mounting space.

### PACKAGE

" 24pin VSOP Pin to pin 7.9\*7.6mm Pin pitch 0.65mm

### FEATURE

- Single PCM CODEC and filtering system
- Mute function
- PCM interface; 14bits linear data (16bit format, serial interface)
- ♦ Long Frame / Short Frame are selected

automatically

- PCM data rate 256kHz/512kHz
- Op-amp for the external gain adjustment
- Dual universal op-amps
- Single power supply voltage +3.0~+3.6V
- Low power consumption
- Small package



1

# [AK2301A]

CONTENT

|   | ITEMS                         | PAGE |
|---|-------------------------------|------|
|   |                               |      |
| - | BLOCK DIAGRAM                 | 1    |
| - | PIN CONDITION                 | 3    |
| - | PIN FUNCTION                  | 4    |
| - | ABSOLUTE MAXIMUM RATINGS      | 5    |
| - | RECOMMENDED OPERATING CONDITO | N 5  |
| - | ELECTRICAL CHARACTERESTICS    | 5    |
| - | PACKAGE INFORMATION           | 10   |
| - | PIN ASSIGNMENT                | 11   |
| - | MARKINGS                      | 11   |
| _ | CIRCUIT DESCRIPTIONS          | 12   |
| - | FUNCTIONAL DESCLIPTIONS       | 13   |
| _ | PCM CODEC                     | 13   |
| _ | PCM INTERFACE                 | 14   |
| - | LongFrame/ShortFrame          | 14   |
| _ | MUTE                          | 16   |
| _ | RESET SEQUENCE                | 17   |
| - | Universal op-amps             | 18   |
| - | APPLICATION CIRCUIT EXAMPLE   | 19   |

# **PIN CONDITIONS**

| Pin# | Name  | I/O | Pin type | AC load<br>(MAX.) | DC load<br>(MIN.)         | Output<br>status<br>(mute) | Remarks                                                                                |
|------|-------|-----|----------|-------------------|---------------------------|----------------------------|----------------------------------------------------------------------------------------|
| 15   | VFTN  |     | Analog   |                   |                           |                            |                                                                                        |
| 16   | VFTP  | 1   | Analog   |                   |                           |                            |                                                                                        |
| 14   | GST   | 0   | Analog   | 50pF              | AC load(*1)<br>10k Ω (*2) |                            |                                                                                        |
| 7    | GSR   | 0   | Analog   | 40pF              | AC load(*1)<br>8kΩ        |                            |                                                                                        |
| 8    | VFR   | I   | Analog   |                   |                           |                            |                                                                                        |
| 9    | VR    | 0   | Analog   | 40pF              | AC load(*1)<br>8kΩ        | Analog<br>ground           |                                                                                        |
| 6    | VDD   | -   |          |                   |                           |                            |                                                                                        |
| 19   | VSS   | -   |          |                   |                           |                            |                                                                                        |
| 5    | FS    | I   | CMOS     |                   |                           |                            |                                                                                        |
| 3    | BCLK  | I   | CMOS     |                   |                           |                            |                                                                                        |
| 2    | DX    | 0   | CMOS     | 50pF              |                           | Hi-Z                       |                                                                                        |
| 4    | DR    | I   | CMOS     |                   |                           |                            |                                                                                        |
| 23   | MUTEN | I   | CMOS     |                   |                           |                            |                                                                                        |
| 22   | RSTN  | Ι   | CMOS     |                   |                           |                            |                                                                                        |
| 18   | VREF  | 0   | Analog   |                   |                           |                            | - External<br>capacitance<br>1.0uF or more                                             |
| 20   | PLLC  | 0   | Analog   |                   |                           |                            | - External<br>capacitance<br>0.33uF±40%<br>(Includes<br>temperature<br>characteristic) |
| 17   | TAGND | 0   | Analog   |                   |                           |                            | - External<br>capacitance<br>1.0uF or more<br>- 150uA load max                         |
| 11   | AMP2I | 1   | Analog   |                   |                           |                            |                                                                                        |
| 12   | AMP1I | I   | Analog   |                   |                           |                            |                                                                                        |
| 13   | AMP1O | 0   | Analog   | 40pF              | AC load(*1)<br>8kΩ        |                            |                                                                                        |
| 10   | AMP2O | 0   | Analog   | 40pF              | AC load(*1)<br>8kΩ        |                            |                                                                                        |
| 21   | Test1 | Ι   | CMOS     |                   |                           |                            | - Tie to the VSS                                                                       |
| 24   | Tset2 | I   | CMOS     |                   |                           |                            | - Tie to the VSS                                                                       |
| 1    | Test3 | I   | CMOS     |                   |                           |                            | - Tie to the VSS                                                                       |

\*1)AC load is a load against AGND. This value includes a feedback resistance of input/output op-amps.

[AK2301A]

[AK2301A]

|           |            |                | PIN FUNCTION                                                                       |
|-----------|------------|----------------|------------------------------------------------------------------------------------|
| Pin types |            |                |                                                                                    |
|           | rmal input |                | TOUT: Try state output PWR: Power / Ground                                         |
|           | alog input | · <del>-</del> | AOUT: Analog output                                                                |
| Pin#      | Name       | Туре           | Function                                                                           |
| 15        | VFTN       | AIN            | Negative analog onput of transmit OP amp.                                          |
|           |            |                | Diffelential or signal amplifire is composed with the VFTP and the exernal         |
|           |            |                | registers. Transmit gain is defined by the ratio of the external registers.        |
| 16        | VFTP       |                | Positive analog input of the transmit OP amp.                                      |
| 14        | GST        | AOUT           | Output of the transmit OP amp.                                                     |
|           |            |                | The external feedback resister is connected between this pin and VFTP.             |
| 7         | GSR        | AOUT           | Output of the receive OP amp.                                                      |
|           |            |                | Receive gain is defined by the ratio of the external registers.                    |
|           |            |                | The differential output can be composed with using the VR.                         |
| 8         | VFR        | AIN            | Negative analog input of the receive OP amp.                                       |
| 9         | VR         | AOUT           | Analog output of the D/A converter equivalent to the received PCM code.            |
| 6         | VDD        | PWR            | Positive supply voltage                                                            |
|           |            |                | +3.3V supply                                                                       |
| 19        | VSS        | PWR            | Ground (0V)                                                                        |
| 5         | FS         | NIN            | Frame sync input                                                                   |
|           |            |                | This clock is input for the internal PLL which generates the internal system       |
|           |            |                | clocks. FS must be 8kHz clock which synchronized with BCLK and do not              |
|           |            |                | stop feeding. *                                                                    |
| 3         | BCLK       | NIN            | Bit clock of PCM data interface                                                    |
|           |            |                | This clock defines the input/output timing of DX and RX.                           |
|           |            |                | The frequency of BCLK should be 256kHz or 512kHz and do not stop                   |
|           |            |                | feeding.*                                                                          |
| 2         | DX         | TOUT           | Serial output of PCM data                                                          |
|           |            |                | The PCM data is synchronized with BCLK. This output remains in the high            |
|           |            |                | impedance except for the period in which PCM data is transmitted.                  |
| 4         | DR         | NIN            | Serial input of PCM data                                                           |
|           |            |                | The PCM data is synchronized with BCLK.                                            |
| 23        | MUTEN      | NIN            | Mute setting pin                                                                   |
|           |            |                | "L" level forces both A/D, D/A output to mute state.                               |
| 22        | RSTN       | NIN            | Reset signal input pin                                                             |
|           |            |                | Reset operation starts by low input. This pin is used for the initialization at    |
|           |            |                | the power up.Please use MUTEN pin together to avoid the popping sound              |
|           |            |                | output until the LSI finish the initialization after the power up. (Refer to P.13) |
| 18        | VREF       | AOUT           | Analog ground output                                                               |
|           |            |                | External capacitance (1.0 $\mu$ F or more) should be connected between this pin    |
|           |            |                | and VSS. Please do not connect external load to this pin.                          |
| 20        | PLLC       | AOUT           | PLL loop filter output                                                             |
|           |            |                | External capacitance ( $0.33\mu$ F±40%: Includes temperature characteristic)       |
|           |            |                | should be connected between this pin and VSS.                                      |
| 17        | TAGND      | AIN            | Analog ground output for transmit OP amp                                           |
|           |            |                | 150μA load max. External capacitance (1.0μF or more) should be connected           |
|           |            |                | between this pin and VSS. This pin is used as an analog ground for transmit        |
|           |            |                | OP amp (AMPT).                                                                     |
| 12        | AMP1I      | AIN            | Negative input of the universal OP amp                                             |
| 11        | AMP2I      |                |                                                                                    |
| 13        | AMP10      |                | Output of the universal OP amp                                                     |
| 10        | AMP20      | 1.001          | output of the universal of any                                                     |
| 21        | TEST1      | NIN            | Test pins ("H"=test mode)                                                          |
| 21        | TEST2      |                | Please tie to VSS                                                                  |
| 1         | TEST2      |                |                                                                                    |
|           |            | <u> </u>       |                                                                                    |

\*) When stop the BCLK and FS, please set RSTN="L".

# [AK2301A]

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                           | Symbol | min  | max     | Units |
|-----------------------------------------------------|--------|------|---------|-------|
| Power supply voltage<br>Analog/Digital power supply | VDD    | -0.3 | 4.6     | V     |
| Digital input voltage                               | Vtd    | -0.3 | VDD+0.3 | V     |
| Analog input voltage                                | VTA    | -0.3 | VDD+0.3 | V     |
| Input current (except power supply pins)            | lin    | -10  | 10      | mA    |
| Storage temperature                                 | Tstg   | -55  | 125     | °C    |

Warning: Exceeding absolute maximum ratings may cause permanent damage. Normal operation is not guaranteed at these extremes.

### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                     | Symbol | min   | typ | max   | Units |
|-------------------------------|--------|-------|-----|-------|-------|
| Power supply voltage          | VDD    | 3.0   | 3.3 | 3.6   | V     |
| Analog/Digital power supply   |        |       |     |       |       |
| Ambient operating temperature | Та     | -40   |     | 85    | °C    |
| Frame sync frequency *)       | FS     | -1.0% | 8   | +1.0% | kHz   |

Note) All voltages reference to ground: VSS = 0V \*) All the characteristics of the CODEC is defined by 8kHz FS.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted, guaranteed for VDD = +3.3V±0.3V, Ta = -40~+85°C, FS=8kHz, VSS=0V

### **DC Characteristics**

| Parameter                        | Symbol | Conditions              | min    | typ | Max    | Unit |
|----------------------------------|--------|-------------------------|--------|-----|--------|------|
| Power Consumption<br>BCLK=512kHz | Pdd1   | All putput unloaded *1) |        | 10  | 15     | mA   |
| Output high voltage              | Vон    | Iон=-1.6mA              | 0.8VDD |     |        | V    |
| Output low voltage               | Vol    | IOL=1.6mA               |        |     | 0.4    | V    |
| Input high voltage               | VIH    |                         | 0.7VDD |     |        | V    |
| Input low voltage                | VIL    |                         |        |     | 0.3VDD | V    |
| Input leakage current            | ILL    |                         | -10    |     | +10    | uA   |
| Analog ground output             | VRG    |                         | 1.4    | 1.5 | 1.6    | V    |
| Output leakage current           | ILT    | Tri-state mode          | -10    |     | +10    | uA   |

\*1) VFTN/P=1020Hz@0dBm0 input, DR=1020Hz@0dBm0 Code input

All timing parameters of the output pins are measured at VOH = 0.8VDD and VOL = 0.4V. Input pins are measured at VIH = 0.7VDD and VIL = 0.3VDD.

### **AC Characteristics**

| Parameter                                                          | Symbol                               | Min   | Тур           | Max   | Unit | Ref Fig |  |
|--------------------------------------------------------------------|--------------------------------------|-------|---------------|-------|------|---------|--|
| FS Frequency                                                       | f <sub>PF</sub>                      | -1.0% | 8             | +1.0% | kHz  |         |  |
| BCLK Frequency                                                     | f <sub>PB</sub>                      | -     | 32FS/<br>64FS | -     | kHz  |         |  |
| BCLK Pulse width (High/Low) (BCLK=32xFS=256kHz)                    | t <sub>WBH</sub><br>t <sub>WBL</sub> | 1.563 | 1.953         | 2.344 | us   |         |  |
| BCLK Pulse width (High/Low) (BCLK=64xFS=512kHz)                    | t <sub>WBH</sub><br>t <sub>WBL</sub> | 0.781 | 0.977         | 1.172 | us   |         |  |
| Rising/Falling Time: (BCLK,FS, DX,DR)                              | t <sub>RB</sub><br>t <sub>FB</sub>   |       |               | 40    | ns   |         |  |
| Hold Time: BCLK Low to FS High                                     | t <sub>HBF</sub>                     | 60    |               |       | ns   | Fig1,2  |  |
| Setup Time: FS High to BCLK Low                                    | t <sub>SFB</sub>                     | 60    |               |       | ns   |         |  |
| Setup Time: DR to BCLK Low                                         | t <sub>SDB</sub>                     | 60    |               |       | ns   |         |  |
| Hold Time: BCLK Low to DR                                          | t <sub>HBD</sub>                     | 60    |               |       | ns   |         |  |
| Delay Time: BCLK High to DX valid Note1)                           | t <sub>DBD</sub>                     | 0     |               | 60    | ns   |         |  |
| Delay Time: BCLK High to DX High-Z Note1)                          | t <sub>DZC</sub>                     | 0     |               | 60    | ns   |         |  |
| Long Frame                                                         |                                      |       |               |       |      |         |  |
| Hold Time: 2 <sup>nd</sup> period of BCLK Low to FS Low            | t <sub>HBFL</sub>                    | 60    |               |       | ns   |         |  |
| Delay Time: FS or BCLK High, whichever is later,to DX valid<br>注1) | t <sub>DZFL</sub>                    |       |               | 60    | ns   | Fig1    |  |
| FS Pulse Width Low                                                 | t <sub>WFSL</sub>                    | 1     |               |       | BCLK |         |  |
| Short Frame                                                        |                                      |       |               |       |      |         |  |
| Hold Time: BCLK Low to FS Low                                      | t <sub>HBFS</sub>                    | 60    |               |       | ns   | Fig2    |  |
| Setup Time: FS Low to BCLK Low                                     | t <sub>SFBS</sub>                    | 60    |               |       | ns   | Figz    |  |

Note1) Measured with 50pF load capacitance and 0.2mA drive.

6

# ASAHI KASEI Interface Timing



図2. Short Frame

[AK2301A]

# [AK2301A]

# CODEC

\* The receive and transmit op-amp's characteristics are measured at the 0dB gain. The frequency specifications when FS deviation from 8kHz are as follows:

 $\frac{UsedFS}{V} \times \text{noted frequency specification} = \text{Effective frequency specification}$ 8k[Hz] Absolute Gain

| ADSUILLE Gaill         |               |                    |      |       |     |      |
|------------------------|---------------|--------------------|------|-------|-----|------|
| Paramete               | r             | Conditions         | min  | typ   | max | Unit |
| Analog input level     | VFTP,VFTN     | 0dBm0@1020Hz input |      | 0.531 |     | Vrms |
| Absolute transmit gain | $\rightarrow$ |                    | -0.6 | —     | 0.6 | dB   |
| Maximum overload level | DX            | 3.14dBm0           |      | 0.762 |     | Vrms |
| Analog output level    | DR            | 0dBm0@1020Hz input |      | 0.531 |     | Vrms |
| Absolute receive gain  | $\rightarrow$ |                    | -0.6 | —     | 0.6 | dB   |
| Maximum overload level | VR            | 3.14dBm0           |      | 0.762 |     | Vrms |

### **Frequency response**

| Parameter                   | Co           | Conditions |       | typ | max  | Unit |
|-----------------------------|--------------|------------|-------|-----|------|------|
| Transmit Frequency response | Relative to: | 0.05kHz    | 30    | _   | _    |      |
| $(A \rightarrow D)$         | 0dBm0@1020Hz | 0.06kHz    | 26    | _   | _    |      |
|                             |              | 0.2kHz     | 0     |     | 1.8  |      |
| VFTP,VFTN → DX              |              | 0.3~3.0kHz | -0.15 |     | 0.15 | dB   |
|                             |              | 3.4kHz     | 0     |     | 0.8  |      |
|                             |              | 4.0kHz     | 14    |     |      |      |
| Receive Frequency response  | Relative to: | 0~3.0kHz   | -0.15 |     | 0.15 |      |
| $(D \rightarrow A)$         | 0dBm0@1020Hz | 3.4kHz     | -0.8  |     | 0.8  | dB   |
| $DR \rightarrow VR$         |              | 4.0kHz     | 14    | _   | _    |      |

### Distortion

| Parameter                                         | Conditions  |       | min | typ | max | Unit |
|---------------------------------------------------|-------------|-------|-----|-----|-----|------|
| Transmit signal to Distortion $(A \rightarrow D)$ | 1020Hz Tone | 0dBm0 | 70  | 75  | _   | dB   |
| VFTP,VFTN $\rightarrow$ DX                        | C-message   |       |     |     |     |      |
| Receive signal to Distortion $(D \rightarrow A)$  | 1020Hz Tone | 0dBm0 | 70  | 75  | _   | dB   |
| $DR \rightarrow VR$                               | C-message   |       |     |     |     |      |

# [AK2301A]

### Noise

| Parameter                                                       | Conditions                    | min | typ | max | Units  |
|-----------------------------------------------------------------|-------------------------------|-----|-----|-----|--------|
| Idle channel noise A→D (*1)<br>VFTP,VFTN → DX                   | C-message                     | -   | 8   | 13  | dBrnC0 |
| Idle channel noise $D \rightarrow A(*2)$<br>DR $\rightarrow VR$ | C-message                     | -   | 5   | 10  | dBrnC0 |
| PSRR<br>Transmit path                                           | VDD=3.3V/±66mVop<br>f=0~10kHz | _   | 55  | _   | dB     |
| PSRR<br>Receiver path                                           | VDD=3.3V/±66mVop<br>f=0~10kHz | —   | 55  | _   | dB     |

(\*1) Analog input is set to the analog ground level (\*2) Digital input is set to the +0 CODE

### Crosstalk

| Parameter                                          | Conditions                                       |   | typ | max | Units |
|----------------------------------------------------|--------------------------------------------------|---|-----|-----|-------|
| Transmit to receive VFTP,VFTN $\rightarrow$ VR,GSR | VFTN 0dBm0@1020Hz<br>DR = 0-Code                 | _ | _   | -75 | dB    |
| Receive to transmit $DR \rightarrow DX$            | DR=0dBm0@1020Hz code level<br>VFTP,VFTN = 0 Vrms | _ | _   | -75 | dB    |

### Transmit op-amp characteristics: AMPT

| Parameter        | Conditions                             | min | typ | max | Units |
|------------------|----------------------------------------|-----|-----|-----|-------|
| Load resistance  | AC load, Including feedback resistance | 10  | —   | —   | kΩ    |
| Load capacitance |                                        |     |     | 50  | рF    |
| Gain             | Inverting amplifiers                   | -12 |     | 6   | dB    |

### Receive signal output characteristics: VR

| Parameter                   | Conditions | min   | typ | max | Units |  |
|-----------------------------|------------|-------|-----|-----|-------|--|
| Output voltage (AGND level) | _          | 1.5   | -   | V   |       |  |
| Load resistance             | AC load    | 8 – – |     |     |       |  |
| Load capacitance            |            |       |     | 40  | pF    |  |

### Receive op-amp characteristics: AMPR

| Parameter            | Conditions                                                                       | min  | typ | max  | Units |
|----------------------|----------------------------------------------------------------------------------|------|-----|------|-------|
| Load resistance      | AC load, Including feedback resistance                                           | 8    | —   | —    | kΩ    |
| Load capacitance     |                                                                                  | —    | —   | 40   | pF    |
| SINAD                | 0dB setting, 1020Hz@0dBm0 input<br>VR, GSR differential output<br>With C-message | 70   | 75  | _    | dB    |
| Gain                 | in Inverting amplifire                                                           |      |     |      |       |
| Output voltage swing | _                                                                                | 2.15 | —   | Vp-p |       |

### Universal op-amp characteristics: AMP1,2

| Parameter            | Conditions                                                    | min | typ  | max | Units |
|----------------------|---------------------------------------------------------------|-----|------|-----|-------|
| Load resistance      | AC load, Including feedback resistance                        | 8   | —    | —   | kΩ    |
| Load capacitance     | —                                                             | —   | 40   | pF  |       |
| SINAD                | +6dB setting, 1020Hz@1.125Vp-p input<br>5Hz~30kHz measurement | 62  | 87   | —   | dB    |
| Gain                 | ain Inverting amplifier                                       |     | —    | 6   | dB    |
| Output voltage swing | +6dB setting, 1020Hz@1.125Vp-p input                          | 2.1 | 2.25 | —   | Vp-p  |

# [AK2301A]

# PACKAGE INFORMATION

# 24pin VSOP





(1) 1pin sign

- (2) Date Code: 5digit XXXXX
- (3) Marketing Code: AK2301A
- (4) AKM logo



# [AK2301A]

### **CIRCUIT DESCRIPTION**

| BLOCK        | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AMPT         | Op-amp for input gain adjustment. This op-amp is used as an inverting or differential amplifier. Adjusting the gain with external resistors. The resistor should be larger than $10k\Omega$ for the feedback resistor. VFTN: Negative op-amp input. VFTP: Positive op-amp input. GST: Op-amp output.                                                                                                                                                                                                                            |
| AMPR         | Op-amp for output gain adjustment. This op-amp is used as an inverting amplifier.<br>Adjusting the gain with external resistors. The combined resistor larger than $8k\Omega$ is<br>recommended for the feedback and the output load<br>VFR: Negative op-amp input.<br>GSR: Op-amp output.<br>VR and GSR can be used as the differential output.                                                                                                                                                                                |
| AAF          | Integrated anti-aliasing filter which prevents signals around the sampling rate from folding back into the voice band. AAF is a 2nd order RC active low-pass filter.                                                                                                                                                                                                                                                                                                                                                            |
| CODEC<br>A/D | Converts the analog signal to 14bit PCM data. The band limiting filter is also intergrated.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CODEC<br>D/A | Converting the 14bit PCM data from the DR to the analog signal. Output of the D/A coverter is fed into the SMF to suppress the high frequency element.                                                                                                                                                                                                                                                                                                                                                                          |
| SMF          | Extracts the inband signal from D/A output. It also corrects the sinx/x effect of the D/A output.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| BGREF        | Provide the stable analog ground voltage using an on-chip band-gap reference circuit which is temperature compensated. The output voltage is 1.5V for 3.3V An external capacitor of 1.0uF or larger should be connected between VREF and VSS to stabilize analog ground (VREF). <u>Please do not connect external load to</u> <u>this pin.</u> TAGND pin is used as the analog ground level output for the AMPT. An external capacitor of 1.0uF or larger should be connected between TAGND and VSS to stabilize analog ground. |
| PCM I/F      | For the PCM data rate, 256kHz or 512kHz are available. The 14bit PCM data is<br>input/output by the 2's compliment 16bit serial data format. Two kinds of data<br>format (Long Frame/Short Frame) are available. Each data format is automatically<br>detected by AK2301A.<br>PCM data is input to DR pin and output from DX pin.                                                                                                                                                                                               |
| AMP1, AMP2   | Universal op-amp for the filter of the external voice path. The maximum load is $8k\Omega$ (including the feedback resistor and AC load). These op-amps are assumed as using for the inverting LPF with 20kHz cut off frequency.                                                                                                                                                                                                                                                                                                |

# [AK2301A]

### FUNCTIONAL DESCRIPTIONS

# PCM CODEC

### - A/D

Analog input signal is converted to 14bit PCM data. The analog signal is fed to the anti-aliasing filter (AAF) before the converting PCM data, to prevent signals around the sampling rate from folding back into the voice band. The converted PCM data passes through the band limiting filter which Frequency response is designated in page8, and output from the DX pin with MSB first format. It is synchronized with rising edge of the BCLK. This PCM data is 2's compliment 2digit data and full scale is defined as 3.14dBm0. The analog input of 0.762Vrms is converted to a digital code of 3.14dBm0.

#### - D/A

Input PCM data from the DR pin is through the digital filter which Frequency response is designated in page8, and converted analog signal. This analog signal is removed the high frequency element with SMF (fc=30kHz typ) and output from the VR pin. The input PCM data is 2's compliment 2digit data and full scale is defined as 3.14dBm0. When the input signal is 3.14dBm0, the level of the analog output signal becomes 0.762Vrms.

#### - PCM digital code

The relation ship between the analog signal and the 14bit linear code.

| Signal level                      | 14bit linear CODE (MSB First) |
|-----------------------------------|-------------------------------|
| +Full code                        | 01 1111 1111 1111             |
| Peak value of the PCM 0dBm0 CODEC | 01 0110 0100 1010             |
| PCM 0-CODE                        | 00 0000 0000 0000             |
| -Full scale                       | 10 0000 0000 0000             |

# **PCM** Data Interface

AK2301A supports the following 2 PCM data formats

- Long Frame Sync (LF)

- Short Frame Sync (SF)

PCM data is interfaced through the pin (DX, DR).

In each case, PCM data is interfaced by the 2's compliment 2digit data with 16bit MSB first format. However, internal CODEC is 14bit format operation, then the lowest 2bits output become to "L" level. For the input, the lowest 2bits are ignored.

### Selection of the interface format

The AK2301A automatically selects the Long Frame/Short frame by means of detecting the length frame signal.

# LONG FRAME (LF) / SHORT FRAME (SF)

### -Automatic LF/SF detection

AK2301A monitors the duration of the "H" level of FS and automatically selects LF or SF interface format.

| Period of FS="H"           | Frame type |  |  |  |
|----------------------------|------------|--|--|--|
| More than 2 clocks of BCLK | LF         |  |  |  |
| 1 clock of BCLK            | SF         |  |  |  |

### Timing of the interface

16bit PCM data is accommodated in 1 flame ( $125\mu s$ ) defined by 8kHz frame sync signal. Although there are 4time slot at maximum in 8kHz frame (when BCLK = 512kHz), PCM data for AK2301A occupies first time slot.

### - Frame sync signal (FS)

8kHz reference signal. This signal indicated the timing and the frame position of 8kHz PCM interface. All the internal clock of the LSI is generated based on this FS signal.

### -Bit clock (BCLK)

BCLK defines the PCM data rate. BCLK rate is 256kHz or 512kHz. This clock must be synchronized with FS.

#### LongFrame FS BCLK DX 2 3 6 7 8 9 10 12 13 14 4 5 11 L L 1 Don't care Don't care 2 3 5 6 7 8 9 10 12 14 DR 1 4 11 13

### ShortFrame

| FS   |               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |     |         |  |
|------|---------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|-----|---------|--|
| BCLK |               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |     |         |  |
| DX   |               | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | L   | L       |  |
| DR   | Don't<br>care | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | Don | 't care |  |

### **Important notice!**

### Please don't stop feeding FS and BCLK.

Both FS and BCLK is used as the internal reference clock. LSI does not work when the FS and BCLK are not provided.

When stop the BCLK and FS, please set RSTN="L".

# ASAHI KASEI MUTE

The output of the PCM CODEC can be muted by pin control.

MUTEN pin

| MUTEN pin | Operation | VR pin          |                        |  |  |
|-----------|-----------|-----------------|------------------------|--|--|
| 0         | Mute      | High-Impedance  | CODEC analog<br>ground |  |  |
| 1         | Normal    | PCM data output | CODEC analog output    |  |  |

[DX pin]

When the MUTEN pin turns to "L" during the data output, the mute function becomes available at the top of the next FS.

[VR pin]

When the MUTEN pin turns to "L", 0 code is fed to the D/A converter and VR becomes at analog ground level.

### ASAHI KASEI Reset and Start up sequence

Reset operation starts by low input.

This function is used for the initialization at the power up. Please use MUTEN together with RSTN to avoid the popping sound from the output until the AK2301A moves into the stable operation.

### - Start up sequence

- (1) After the power on, please set the RSTN pin to low level for 10msec or more.
- (2) Before the first sequence or less than 250µs after the cancellation of reset, please provide the FS and the BCLK.
- (3) Please set the MUTEN pin to low level during the period of the AK2301A's initialization which is less than 200msec after the FS and the BCLK provided. The CODEC voice path is established by releasing the mute function.



# ASAHI KASEI Universal op-amps

The op-amps for construction of the external filter. The AMP1(2)I is negative input and the AMP1(2)O is output of the op-amp.

### - Circuit example

Please design output load may become  $8k\Omega$  or more. The output load includes a feedback register and AC load. These op-amps are assumed to be used for 20kHz max cut off frequency LPF. And please design the gain may become -12~+6dB.

The following figure shows the circuit example.



Each parameter is calculated as is shown below.

 $\begin{array}{l} \mbox{LPFcut-off frequency } f_{CL}[Hz]: f_{CL} = 1/(2\pi R_2 C_2) \\ \mbox{Output load } L[\Omega]: L = R_2 Z/(R_2 + Z) \\ \mbox{Gain } A[dB]: A = 20 log(R_2/R_1) \\ \mbox{HPF cut-off frequency } f_{CH}[Hz]: f_{CH} = 1/(2\pi R_1 C_1) \\ \end{array}$ 

# [AK2301A]

### **APPLICATION CIRCUIT EXAMPLES**



### IMPORTANT NOTICE

- L

- These products and their specifications are subject to change without notice. Before considering any use or application, consult the Asahi Kasei Microsystems Co., Ltd. (AKM) sales office or authorized distributor concerning their current status. AKM assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein. Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. AKM products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and AKM assumes no responsibility relating to any such use, except with the express written consent of the Representative Director of AKM. As used here: (a) A hazard related device or system is one designed or intended for life support or
- Representative Director of AKM. As used here:
  (a) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property.
  (b) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability.
  It is the responsibility of the buyer or distributor of an AKM product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification. L