# XRT82L24A #### QUAD E1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR AUGUST 2004 REV. 1.1.2 #### **GENERAL DESCRIPTION** The XRT82L24A is a fully integrated Quad (four channels) short-haul line interface unit for E1(2.048Mbps) $75\Omega$ or $120\Omega$ applications. Each channel consists of a receiver with equalizer for reliable data and clock recovery, and a transmitter which accepts either single or dual-rail digital inputs for signal transmission to the line using a low output impedance line driver. The device also includes a crystal-less jitter attenuator which, depending on system requirements, can be selected in the receive or transmit path through the Host or Hardware Mode control. XRT82L24A is a low power CMOS device operating on a single 3.3V supply with 5V tolerant digital inputs. #### **FEATURES** - Fully integrated quad, short-haul PCM transceivers for E1 applications. - On Chip Receive Equalizer and Transmit Pulse Shaper for CEPT 75 $\Omega$ and 120 $\Omega$ line terminations - On chip clock recovery circuit - Transformer or capacitor coupled receiver inputs - Crystal-less jitter attenuator can be selected in the transmit or receive path - High receiver interference immunity - Per-channel transmit power shutdown - Tri-state transmit output capability - On chip per-channel driver failure monitoring circuit - On chip HDB3/B8ZS/AMI encoder/decoder functions - Supports Gapped Clock for Multiplexer Mapper Applications - Transmit return loss meets or exceeds ETSI 300 166 standard - Meets or exceeds specifications in ITU G.703, G.775, G.736 and G.823; ETSI 300-166 - Meets or exceeds G.783 and G.823 Jitter Specifications - 3.3V or 5.0V Logic level inputs - Single +3.3V Supply Operation - New Patent# 6,313,671B1 Low Power IC I/O Buffer #### **APPLICATIONS** - Digital cross connects (DSX-1) - Channel Banks - High speed data transmission line cards - E1 Multiplexer - Public switching systems and PBX interfaces FIGURE 1. BLOCK DIAGRAM OF THE XRT82L24A E1 LIU (HOST MODE) FIGURE 2. BLOCK DIAGRAM OF THE XRT82L24A T1/E1/J LIU (HARDWARE MODE) #### ORDERING INFORMATION | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |-------------|---------------------------------|-----------------------------| | XRT82L24AIV | 100 Lead TQFP (14 x 14 x 1.4mm) | -40°C to +85°C | FIGURE 3. PIN OUT OF THE XRT82L24A # **TABLE OF CONTENTS** | GENERAL DESCRIPTION | | |-------------------------------------------------------------------------------------------------|------| | FEATURES | | | APPLICATIONS | 1 | | Figure 1. Block Diagram of the XRT82L24A E1 LIU (Host Mode) | 1 | | Figure 2. Block Diagram of the XRT82L24A T1/E1/J LIU (Hardware Mode) | | | Figure 3. Pin Out of the XRT82L24A | | | TABLE OF CONTENTS | | | PIN DESCRIPTION | 4 | | Receiver Sections | 4 | | Transmitter Sections | 4 | | MICROPROCESSOR INTERFACE | 5 | | Clocks | 7 | | JITTER ATTENUATOR | 7 | | Control | 7 | | Power Supplies and Grounds | 8 | | SYSTEM-FUNCTIONAL DESCRIPTION | 10 | | Receiver | | | JITTER ATTENUATOR | | | GAPPED CLOCK (JA MUST BE ENABLED IN THE TRANSMIT PATH) | | | TABLE 1: MAXIMUM GAP WIDTH FOR MULTIPLEXER/MAPPER APPLICATIONS | | | HDB3/AMI Decoder | | | RECEIVER LOSS OF SIGNAL (LOS) | | | CONDITIONS FOR DECLARING AND CLEARING LOS IN THE E1 MODE. | | | Receive Data Muting | | | LOOP-BACK MODES | | | REMOTE LOOP-BACK (RLOOP) MODE | | | DIGITAL LOCAL LOOP-BACK (DLOOP) MODE | | | ANALOG LOCAL LOOP-BACK (ALOOP) MODE | | | Figure 4. Remote Loop-Back with jitter attenuator selected in receive path | | | Figure 5. Remote Loop-Back with jitter attenuator selected in transmit path path | | | Figure 6. Digital Local Loop-Back with option to transmit all "ones" to the line (JA selected & | | | ceive path) | 13 | | Figure 7. Digital Local Loop-Back with option to transmit all "ones" to the line (JA selected & | ≩ in | | transmit path) | | | Figure 8. Analog Local Loop-Back signal flow Jitter Attenuator selected & in Receive path | 14 | | Figure 9. Analog Local Loop-Back signal flow Jitter Attenuator selected & in transmit path | 14 | | RESET OPERATION | | | RECEIVER MODES OF OPERATION | 14 | | Receive Data Invert Mode | | | Figure 10. Data changes on rising edge of Clk and Data is sampled on falling edge | 15 | | Figure 11. Data changes on falling edge of Clk and is sampled on rising edge | 15 | | TRANSMIT CLOCK SAMPLING EDGE | | | SINGLE RAIL, DUAL RAIL | | | TRANSMIT ALL ONES (TAOS) | 15 | | HDB3/AMI Encoder | | | Transmit Pulse Shaper | 16 | | Driver Monitor | | | TRANSMIT OFF CONTROL | | | INTERFACING THE XRT 82L24A TO THE LINE | | | Figure 12. XRT 82L24A Channel 1in an E1 unbalanced 75 W application | | | Figure 13. XRT 82L24A Channel 1 - E1 120 W balanced application | | | Table 2: E1 Receiver Electrical Characteristics | 18 | # QUAD E1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.1.2 | | TABLE 3: E1 TRANSMITTER ELECTRICAL CHARACTERISTICS | 19 | |----|-------------------------------------------------------------------------------------------|----| | | TABLE 4: TRANSMIT PULSE MASK SPECIFICATION | 19 | | | Figure 14. ITU G.703 E1 Pulse Template | 20 | | | TABLE 5: DC ELECTRICAL CHARACTERISTICS | | | | TABLE 6: POWER CONSUMPTION (TA=-40°C TO 85°C, VDD=3.3V + 5%, UNLESS OTHERWISE SPECIFIED.) | 21 | | ΑB | SOLUTE MAXIMUM RATINGS | | | | TABLE 7: AC ELECTRICAL CHARACTERISTICS | | | | Figure 15. Transmit Clock and Input Data Timing | | | | Figure 16. Receive Clock and Output Data Timing | | | | TABLE 8: MICROPROCESSOR INTERFACE SIGNAL | 23 | | | TABLE 9: MICROPROCESSOR REGISTER MAP | | | | TABLE 10: COMMAND CONTROL REGISTER 0 | 25 | | | TABLE 11: COMMAND CONTROL REGISTER 1 | 26 | | | TABLE 12: CHANNEL STATUS REGISTER | 27 | | | TABLE 13: CHANNEL MASK REGISTER | 28 | | | TABLE 14: CHANNEL CONTROL REGISTER | 29 | | | Figure 17. Intel Interface Timing (Read) | 30 | | | Figure 18. Intel Interface Timing (Write) | | | | TABLE 15: INTEL INTERFACE TIMING SPECIFICATIONS | _ | | | Figure 19. Microprocessor Interface Timing - Motorola Type Programmed I/O Read Operation | | | | Figure 20. Microprocessor Interface Timing - Motorola Type Programmed I/O Write Operation | | | | Figure 21. Microprocessor Interface Timing - Reset Pulse Width | | | | TABLE 16: MOTOROLA INTERFACE TIMING SPECIFICATION | | | | JITTER TOLERANCE | | | | Figure 22. Receive Maximum Jitter Tolerance | | | | Figure 23. Receiver Jitter Transfer Function (Jitter Attenuator disabled) | | | | Figure 24. Jitter Attenuation Function | | | | Ordering Information | | | | PACKAGE DIMENSIONS 100 LEAD TQFP 14x14MM | | | | REVISION HISTORY | 37 | # **PIN DESCRIPTION** | Pin# | NAME | Түре | DESCRIPTION | |-----------------------|------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RECEIV | VER SECTIONS | | | | 1<br>25<br>51<br>75 | RxCLK_0/RZData_0<br>RxCLK_1/RZData_1<br>RxCLK_2/RZData_2<br>RxCLK_3/RZData_3 | 0 | Receiver_n Clock Output Rzdata Output: In Data Slicer Mode, (register 0, bit 7 = 1) or in Hardware Mode when MClk is absent, this signal is OR-ed RZdata after the slicers. | | 2<br>24<br>52<br>74 | RxLOS_0<br>RxLOS_1<br>RxLOS_2<br>RxLOS_3 | 0 | Receiver_n Loss of Signal. This signal is asserted "High" to indicate loss of signal at the receive input. | | 100<br>26<br>50<br>76 | RxPOS_0/RData_0<br>RxPOS_1/RData_1<br>RxPOS_2/RData_2<br>RxPOS_3/RData_3 | 0 | Receiver 1 Positive Data Output: In dual-rail mode, this signal is the receive P-rail output data. Receiver 1 NRZ Data Output: In single-rail mode, this signal is the receive output data. | | 99<br>27<br>49<br>77 | RXNEG_0/LCV_0<br>RXNEG_1/LCV_1<br>RXNEG_2/LCV_2<br>RXNEG_3/LCV_3 | 0 | Receiver_n Negative Data Output: In dual-rail mode, n-rail data are sent to the framer. Line Code Violation Output - Channel_n: In single-rail mode, this signal output "High" for one receive clock cycle to indicate a code violation is detected in the received data. If AMI coding is selected, every bipolar violation received will cause this pin to go "High". | | 95<br>31<br>45<br>81 | RRing_0<br>RRing_1<br>RRing_2<br>RRing_3 | I | Receiver_n Differential Negative Input. | | 94<br>32<br>44<br>82 | RTIP_0<br>RTIP_1<br>RTIP_2<br>RTIP_3 | ı | Receiver_n Differential Positive Input. | | 67 | RXMUTE | I | Hardware Mode, Receive Muting: Connect this pin "High" to mute RxPOS/RxNEG output to a low state upon receive LOS condition to prevent data chattering. Connect Low to disable muting function. | | TRANS | MITTER SECTIONS | | | | 3<br>23<br>53<br>73 | TxNEG_0<br>TxNEG_1<br>TxNEG_2<br>TxNEG_3 | I | <b>Transmitter_n Negative NRZ Data Input</b> . In dual-rail mode, this signal is the nrail input data for transmitter 0. In single-rail mode, this pin can be left unconnected. | | 4<br>22<br>54<br>72 | TxPOS_0/TData_0 TxPOS_1/TData_1 TxPOS_2/TData_2 TxPOS_3/TData_3 | I | Transmitter_n Positive Data Input. In dual-rail mode, this signal is the p-rail input data for transmitter 0. Transmitter 0 Data Input. In single-rail mode, this pin is used as the NRZ input data for transmitter 0. | # QUAD E1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.1.2 | Pin# | Name | Түре | DESCRIPTION | | | | | | |----------------------|------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------|---|--| | 5<br>21<br>55<br>71 | TxClk_0<br>TxClk_1<br>TxClk_2<br>TxClk_3 | I | Transmitter_n Clock Input: E1 rate at 2.048MHz ± 50ppm. During normal operation both in Host Mode and Hardware Mode, TxClk is used for sampling input data at TxPOS/TData and TxNEG, while MCLK is used as the timing reference for the transmit pulse shaping circuit. If TxClk is active while MClk is not present, TxPOS and TxNEG accepts NRZ data input and the transmit pulse width is determined by TxClk clock duty cycle. If TxClk is tied to "Low", TxPOS and TxNEG input accepts RZ data format and the pulse width is determined by the duty cycle of the input data. In RZ Mode, single-rail data format is not supported. In Hardware Mode, if TxClk is tied "High" for more than 10 μs, then TAOS (a continuous all one's AMI signal) will be transmitted to the line using MCLK as timing reference. If TxClk_0 is tied "Low" for more than 10 μs, the transmitter will be powered down and the output will be tri-stated. | | | | | | | 14<br>15<br>16<br>17 | TxOFF_0<br>TxOFF_1<br>TxOFF_2<br>TxOFF_3 | ı | In Hardware M set TTIP_n and | Powered-down Transmitter_n: In Hardware Mode, tie this pin "High" to power-down channel 0 transmitter and set TTIP_n and TRing_n to high impedance. Note: Internally pulled -up with a 50kΩ resistor. | | | | | | 91<br>35<br>41<br>85 | TRing_0<br>TRing_1<br>TRing_2<br>TRing_3 | 0 | Transmitter_n Ring Output: Negative Differential data output to the line. | | | | | | | 89<br>37<br>39<br>87 | TTIP_0 TTIP_1 TTIP_2 TTIP_3 | 0 | Transmitter_n Tip Output: Positive Differential data output to the line. | | | | | | | MICRO | PROCESSOR INTER | FACE | • | | | | | | | 6 | RESET | I | the device is pu | ut in the | reset sta | When this pin is tied Low for more than 10 $\mu$ S, ite. a 50 $k\Omega$ resistor. | , | | | 7 | PTS1 | I | Processor Typ<br>Host Mode<br>In Host Mode t | | | its are set in the command mode | | | | | | | | PTS1 | PTS2 | | | | | | | | | 0 | 0 | 8HC11,8081,80C188 (async.) | | | | | | | | 1 | 0 | Motorola 68K (async.) | | | | | | | 0 1 Intel x86 (sync.) | | | | | | | | | | 1 1 Intel i906,Motorola 860 (sync.) | | | | | | | | CIKE | I | Hardware Mode: The state of the ClkE input controls the sampling edge of both TxClk and RxClk. A "1" selects the positive edge of TxClk and RxClk A "0" selects the negative edge of TxClk and RxClk. | | | | | | | Pin# | NAME | Түре | | DE | SCRIPTION | | | |------|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|--|--| | 8 | PTS2<br>SR/DR | I | Host Mode: Processor Type Select Input bit 2: See description for pin 7. Hardware Mode Single rail/Dual Rail Control Connect this pin "Low" to select transmit and receive data format in dual-rail mode. In this mode, HDB3 encoder and decoder are not available. Connect this pin "High" to select single-rail data format. Note: Internally pulled -downwith a 50kΩ resistor. | | | | | | 9 | HW/HOST | I | Mode Control Input: This pin is used to select the operating mode of the device, (Hardware Mode or Host Mode.) In Hardware Mode, the parallel Microprocessor interface is disabled and enables all hardware control pin functions. In Host Mode, the parallel microprocessor interface pins are used for control functions. | | | | | | | | | | Pin 9 | Operating Mode | | | | | | | | "Low" | Host Mode | | | | | | | "High" Hardware Mode | | | | | | | | | Note: Internally pu | ılled "High" with s | 50kΩ. | | | | 10 | PCLK<br>Codes | l<br>I | Processor Clock Input. Input clock for synchronous microprocessor operation. Maximum clock rate is 16 MHz. This pin is internally pulled-up for asynchronous microprocessor interface when no clock is present. Coding/Decoding Select. In Hardware Mode, if single-rail data format is selected (pin 8 ="1"), connect this pin "High" to select AMI encoding and decoding. Connect this pin Low to select HDB3. | | | | | | 14 | WR_R/W | I | Write Input (Read/Write). With Intel bus timing, a Low pulse on WR selects a write operation when $\overline{CS}$ pin is Low. When configured in Motorola bus timing, a "High" pulse on R/W selects a read operation and a Low pulse on R/W selects a write operation when $\overline{CS}$ is Low. | | | | | | 15 | RD_DS | I | Read Input (Data Strobe). With Intel bus timing, a Low pulse on $\overline{RD}$ selects a read operation when CS pin is Low. When configured in Motorola bus timing, a Low pulse on DS indicates a read or write operation when $\overline{CS}$ pin is Low. | | | | | | 16 | ALE_AS | I | Address Latch Input (Address Strobe). With Intel bus timing, the address inputs are latched into the internal register on the falling edge of ALE. When configured in Motorola bus timing, the address inputs are latched into the internal register on the falling edge of AS. | | | | | | 17 | <u>cs</u> | I | Chip Select Input.<br>This signal must be | Low in order to a | access the parallel port. | | | | Pin# | Name | Түре | DESCRIPTION | | | | |----------------------------------------------|-----------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 18 | RDY_DTACK | 0 | Ready Output (Data Transfer Acknowledge Output). With Intel bus timing, RDY is asserted "High" to indicate the device has completed a read or write operation. When configured in Motorola bus timing, DTACK is asserted Low to indicate the device has completed a read or write cycle. | | | | | 67<br>68<br>69<br>70 | A[3]<br>A[2]<br>A[1]<br>A[0] | I | Host Mode, Microprocessor Interface Address Bus [3] Host Mode, Microprocessor Interface Address Bus [2] Host Mode, Microprocessor Interface Address Bus [1] Host Mode, Microprocessor Interface Address Bus [0]. | | | | | 56<br>57<br>58<br>59<br>60<br>61<br>62<br>63 | D[7] D[6] D[5] D[4] D[3] D[2] D[1] D[0] | I/O | Data Bus[7:0]. Microprocessor read/write data bus pins. | | | | | CLOCK | (S | | | | | | | 66 | MCLK | I | Master Clock Input. This signal is an independent 2.048MHz clock with accuracy better than ±50ppm and duty cycle within 40% to 60%. The function of MCLK is to provide internal timing for the PLL clock recovery circuit, jitter attenuator block, reference clock during transmit all ones data and timing reference for the microprocessor in Host Mode operation. If MCIk is absent, all receive channels perform as analog front-end (AFE). The OR-ed RZ data is also available at RxCIk output in this mode, instead. The clock recovery function is disabled. | | | | | JITTER | ATTENUATOR | I. | | | | | | 56 | TXJA | ı | Transmit Jitter Attenuator Select. In Hardware Mode, connect this pin "High" to select jitter attenuator in the transmit path and connect Low to disable jitter attenuator. Setting RXJA simultaneously "High" also disables jitter attenuator selection. | | | | | 57 | RXJA | I | Receive Jitter Attenuator Select. In Hardware Mode, connect this pin "High" to select jitter attenuator in the receive path and connect Low to disable jitter attenuator. Setting TXJA simultaneously "High" also disables jitter attenuator selection. | | | | | CONTR | ROL | I | | | | | | 8 | SR/DR | I | Single rail/Dual Rail Control: Hardware Mode Connect this pin "Low" to select transmit and receive data format in dual-rail mode. In this mode, HDB3 encoder and decoder are not available. Connect this pin "High" to select single-rail data format. Note: Internally pulled -down with a 50kΩ resistor. | | | | | 10 | Codes | I | Coding/Decoding Select. In Hardware Mode, if single-rail data format is selected (pin 8 ="1"), connect this pin "High" to select AMI encoding and decoding. Connect this pin Low to select HDB3. | | | | | PIN# | NAME | Түре | DESCRIPTION | | | | |----------------------|----------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 19 | ĪNT | 0 | Interrupt Output. This pin is asserted Low to indicate an alarm condition has occurred within the device. Interrupt generation can be globally disabled by setting the GIE bit to a "0" in the command control register. NOTE: This pin is an open drain output and requires an external 10ΚΩ pull-up resistor. | | | | | 20 | ĪСТ | ı | In-Circuit Testing (Active Low). When this pin is tied Low, all output pins are forced to high impedance state for in-circuit testing. Note: Internally pulled -up with $50k\Omega$ . | | | | | 58 | LOOPSEL | I | DLoop-back Mode Select. In Hardware Mode, if LOOPEN_(0-3) is "High", this pin is used for selecting loop-back mode. Connect this pin "High" to select local loop-back and Low to select remote loop-back. Digital Loop-back is not supported in Hardware Mode. | | | | | 62<br>61<br>60<br>59 | LOOPEN_0<br>LOOPEN_1<br>LOOPEN_2<br>LOOPEN_3 | I | Loop-back Enable - Channel_n: In Hardware Mode: Connect this pin "High" to enable channel_n loop-back operation. Remote or local loop-back is determined by pin 58 setting. | | | | | 63 | FIFOS | I | FIFO Size Select. In Hardware Mode, connect this pin "High" selects 64 bit FIFO depth and connect Low to select 32 bit FIFO depth. | | | | | POWER | R SUPPLIES AND GR | OUND | S | | | | | 12 | AVDD | **** | Analog Positive Supply(3.3V± 5%) | | | | | 28 | DVDD | **** | Digital Positive Supply(3.3V± 5%) | | | | | 33 | DVDD | **** | Digital Positive Supply(3.3V± 5%) | | | | | 90<br>36<br>40<br>86 | TVDD_0 TVDD_1 TVDD_2 TVDD_3 | **** | Transmitter_n Analog Positive Supply(3.3V± 5%). | | | | | 43 | AVDD | **** | Analog Positive Supply(3.3V± 5%) | | | | | 48 | DVDD | **** | Digital Positive Supply(3.3V± 5%) | | | | | 64 | DVDD | **** | Digital Positive Supply(3.3V± 5%) | | | | | 78 | DVDD | **** | Digital Positive Supply(3.3V± 5%) | | | | | 11 | AGND | **** | Analog Ground | | | | | 13 | DGND | **** | Digital Ground | | | | | 29 | DGND | **** | Digital Ground | | | | | 30 | DGND | **** | Digital Ground | | | | | 92<br>34<br>42<br>84 | TGND_0<br>TGND_1<br>TGND_2<br>TGND_3 | **** | Transmitter_n Analog Ground. | | | | # QUAD E1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.1.2 | Pin# | NAME | Түре | DESCRIPTION | | | |------|------|------|-----------------------------------|--|--| | 38 | AGND | **** | Analog Ground | | | | 46 | AGND | **** | Analog Ground | | | | 47 | DGND | **** | Digital Ground | | | | 65 | DGND | **** | Digital Ground | | | | 79 | DGND | **** | Digital Ground | | | | 80 | AGND | **** | Analog Ground | | | | 83 | AVDD | **** | Analog Positive Supply(3.3V± 5%) | | | | 88 | AVDD | **** | Analog Positive Supply(3.3V± 5%) | | | | 93 | AVDD | **** | Analog Positive Supply(3.3V± 5%) | | | | 96 | AGND | **** | Analog Ground | | | | 97 | DGND | **** | Digital Ground | | | | 98 | DVDD | **** | Digital Positive Supply(3.3V± 5%) | | | #### SYSTEM-FUNCTIONAL DESCRIPTION A simplified single channel block diagram of the XRT 82L24A is presented in Figure 1. The XRT 82L24A consists of four identical transmit and receive channels for E1(2.048 Mbps) PCM systems. The operational mode of each channel of the line interface can be configured by the microprocessor interface (Host Mode) or by Hardware control. #### **RECEIVER** At the receiver input, cable attenuated AMI signals can be coupled to the receiver using a capacitor or a 1:2 transformer. The receive signal first goes through the equalizer for signal conditioning before being applied to the data recovery circuit. The data recovery circuit includes a peak detector which is set typically at 50% for E1 of the equalizer output peak amplitude for data slicing. After the data slicers, the digital representation of the AMI signals goes to the clock recovery circuit for timing recovery and subsequently to the HDB3 decoder (if selected) before they are output via the RxPOS/RDATA and RxNEG/LCV pins. The digital data output can be in dual-rail or single-rail mode depending on the option selected. Clock and timing recovery is accomplished by means of a digital PLL scheme which can tolerate high input jitter and meets or exceeds the jitter tolerance requirements as specified in the ITU - G.823 standard. #### JITTER ATTENUATOR To reduce jitter in the transmit line signal or recovered clock and data signals, a crystal-less jitter attenuator with a 32x2 bit or 64x2 bit FIFO is provided for each channel. The jitter attenuator can be configured to op- erate in either the transmit or receive path, or it can be disabled through Host or Hardware Mode control. The jitter attenuator design is based on a digital scheme that uses the MCLK signal as a reference input. No other high frequency clock is necessary. With the jitter attenuator selected, the typical throughput delay is 16 bits for a 32 bit FIFO depth or 32 bit for a 64 bit FIFO depth. The design of the jitter attenuator is such that if the write and read pointers of the FIFO are within two bits of overflowing or underflowing, the bandwidth of the jitter attenuator is automatically widened in order to permit the "Jitter Attenuator" PLL to track the short term input jitter to avoid data corruption. When this situation occurs, the jitter attenuator will not attenuate input jitter until the read/write pointer's position is outside the two bit window. Under normal condition, the jitter transfer characteristic meets the narrow bandwidth requirement as specified in ITU- G.736 and ITU- I.431standards. # GAPPED CLOCK (JA MUST BE ENABLED IN THE TRANSMIT PATH) The XRT82L24A LIU is ideal for multiplexer or mapper applications where the network data crosses multiple timing domains. As the higher data rates are de-multiplexed down to T1 or E1 data, stuffing bits are removed which can leave gaps in the incoming data stream. If the jitter attenuator is enabled in the transmit path, the 32-Bit or 64-Bit FIFO is used to smooth the gapped clock into a steady T1 or E1 output. The maximum gap width of the XRT82L24A is shown in Table 1. TABLE 1: MAXIMUM GAP WIDTH FOR MULTIPLEXER/MAPPER APPLICATIONS | FIFO DEPTH | MAXIMUM GAP WIDTH | |------------|-------------------| | 32-Bit | 20 UI | | 64-Bit | 50 UI | **Note:** If the LIU is used in a loop timing system, the jitter attenuator should be enabled in the receive path. #### **HDB3/AMI DECODER** The decoder function is only active if the chip has been configured to operate in the single-rail mode. When the single-rail mode is selected, the receive line signal will be decoded according to HDB3 rules for E1. Further, any bipolar violation of the HDB3 line coding scheme will be flagged as a Line Code Violation via the LCV output pin. The LCV output pin will be pulsed high for one RxClk cycle for each line code violation that is detected. Excessive number of zeros in the receive data stream are also flagged as a line code violation via the same output pin. If AMI decoding is selected in single-rail mode operation, every bipolar violation in the receive data stream is reported as error at the LCV pin. #### **RECEIVER LOSS OF SIGNAL (LOS)** The receiver loss of signal monitoring function is implemented using both analog and digital detection schemes compatible with ITU G.775 requirements. When the amplitude of the E1line signal at RTIP/RRING drops 16dB (typical) below the 0dB nominal level the digital circuit is activated to parse through and check for 32 consecutive zeros before LOS is asserted, to indicate loss of input signal. The number of consecutive zeros before LOS is declared can be increased to 4096 bits. During extended LOS Mode, the LOS condition will be cleared when 4096 more valid data bits are present (when operating in the Host Mode). The LOS condition is cleared when the input signal rises above 16dB below 0dB nominal level and meets 12.5% density of 4 ones in a 32 bit window with no more than 16 consecutive zeros. #### Clock signals generated when LOS is declared The output signal at the RxClk output pin depends upon the type of LOS condition that is occurring. # **Complete Loss of Signal (Zero Amplitude)** If the XRT 82L24A experiences a complete Loss of Signal (e.g., no signal amplitude), then the XRT 82L24A Clock Recovery PLL enters the Training Mode, and Differentially begins to lock onto the signal applied to the MCLK input pin. As a consequence, the Clock Recovery PLL will begin to drive a clock signal to the Terminal Equipment (via the RxClk output pin), which is derived from the MCLK input pin. # Degraded Type of Loss of Signal Event (Non-Zero Amplitude) If the XRT 82L24A experiences a degraded type of LOS event (e.g., where there is still a small amount of discernible signal amplitude in the line signal, but small enough to qualify as an LOS event) then the Clock Recovery PLL could lock onto this degraded line signal and will subsequently drive the same frequency via the RxClk output pins. # CONDITIONS FOR DECLARING AND CLEARING LOS IN THE E1 MODE. Each E1 channel of the XRT 82L24A has two criteria for LOS Detection, **Analog** and **Digital**. A channel will declare a LOS condition when both of these LOS Detectors detect an LOS condition. ### **Analog LOS Detector** The Analog LOS Detector will declare an LOS condition, if it determines that the amplitude of the incoming line signal has dropped to less than -15dB (below the nominal pulse amplitude of 3V for **twisted-pair**, or 2.37V for **coaxial-cable**) for at least 32 bit-periods. The Analog LOS Detector will clear the LOS condition, if it determines that the incoming line signal is no more than 12.5dB below the nominal 3V pulse amplitude. **Note:** The difference in the signal level required to declare and clear LOS is 2.5dB. This 2.5dB hysteresis is designed into the Analog LOS Detector circuitry, in order to prevent chattering in the LOS output pin or bit-field. #### **Digital LOS Detector** The Digital LOS Detector will declare an LOS condition, if it detects a string of at least 32 consecutive "0"s. The Digital LOS Detector will clear the LOS condition, if it determines that the incoming E1 line signal has a pulse density of 12.5% or more without 16 consecutive "0's" for at least 32 consecutive bit periods. **NOTE:** The pulse density requirement of 12.5% accounts for HDB3 coding. #### **RECEIVE DATA MUTING** The XRT 82L24A permits the user to "MUTE" the recovered data output signals anytime the LOS condition is declared. If the user invokes this function, then the RPOS/RDAT and RNEG output pins will be pulled to GND for the duration that the LOS condition exists. This feature is useful in that it prevents the LIU from routing electrical noise (which has been "recovered" by the Clock Recovery PLL) to the Framer IC and preventing it from declaring an LOS condition. This feature is enabled by setting the RXMUTE bit to a "1" in the Host Mode (Register 1, Bit 2 Location) or by connecting pin 67 High in the Hardware Mode. #### **LOOP-BACK MODES** Each channel within the XRT 82L24A can be configured to operate in any of the following loop-back modes: - Remote Loop-Back Mode - Digital Local Loop-Back Mode - Analog Local Loop-Back Mode Each of these loop-back modes are described in some detail below. # REMOTE LOOP-BACK (RLOOP) MODE With Remote Loop-Back activated, (Channel Control Register bit 2 = "1") in Host Mode or in Hardware Mode with **LoopSEL** (pin 58) tied Low and **LoopEN** tied High received data after the jitter attenuator (if selected) is looped back to the transmit path using RxClk as transmit timing. In this mode the data/signals applied to the TxClk, TPOS/TDAT and TNEG input pins are ignored, while RxClk and received data will continue to be available at their respective output pins. Simultaneously setting RLOOP and ALOOP active is not allowed (see Loop-Back Mode in Figure 4 & Figure 5). Remote loop-back has priority over TAOS. # **DIGITAL LOCAL LOOP-BACK (DLOOP) MODE** The Digital Local Loop-Back mode allows the transmit clock and data to be looped back to the corresponding receiver output pins through the encoder/decoder and the jitter attenuator. In this mode, the receive line signal is ignored, but the transmit data will be sent to the line uninterrupted. This loop back feature allows users to configure the line interface as a pure jitter attenuator. (see Loop-Back Mode in Figure 6 & Figure 7). **Note:** Digital Local Loop-Back is not supported in Hardware Mode. #### ANALOG LOCAL LOOP-BACK (ALOOP) MODE With Analog Local Loop-Back activated, the transmit data at TTIP and TRING are looped-back to the analog input of the receiver. External inputs at RTIP/RRING in this mode are ignored while valid transmit data continues to be sent to the line. Analog Loop-Back exercises most of the functional blocks of the line interface (see Loop-Back Mode in Figure 8 & Figure 9). FIGURE 4. REMOTE LOOP-BACK WITH JITTER ATTENUATOR SELECTED IN RECEIVE PATH FIGURE 5. REMOTE LOOP-BACK WITH JITTER ATTENUATOR SELECTED IN TRANSMIT PATH FIGURE 6. DIGITAL LOCAL LOOP-BACK WITH OPTION TO TRANSMIT ALL "ONES" TO THE LINE (JA SELECTED & IN RECEIVE PATH) FIGURE 7. DIGITAL LOCAL LOOP-BACK WITH OPTION TO TRANSMIT ALL "ONES" TO THE LINE (JA SELECTED & IN TRANSMIT PATH) FIGURE 8. ANALOG LOCAL LOOP-BACK SIGNAL FLOW JITTER ATTENUATOR SELECTED & IN RECEIVE PATH FIGURE 9. ANALOG LOCAL LOOP-BACK SIGNAL FLOW JITTER ATTENUATOR SELECTED & IN TRANSMIT PATH #### **RESET OPERATION** The XRT 82L24A provides both Hardware and Software resets. In Hardware reset, with pin 6 forced to "0" for more than 10µs, the entire state of the device including the microprocessor R/W registers are reset. In Software reset, only the state of the interface is reset (the microprocessor registers are not affected). #### RECEIVER MODES OF OPERATION Through the microprocessor interface or in Hardware Mode, XRT 82L24A offers several alternative receive modes of operation making it flexible for different applications as dictated by the system requirements. #### **RECEIVE DATA INVERT MODE** Receive output data by default is active high at Rx-POS/RDATA and RxNEG/LCV pins. These signals can be changed to active Low by setting the DATAP bit in the interface register(Register 1, Bit 3 = "1"). In single rail mode DATAP = "1", (Register 0, Bit 7 = "1"), LCV output also becomes active Low. Data invert Mode is only available in Host Mode. FIGURE 10. DATA CHANGES ON RISING EDGE OF CLK AND DATA IS SAMPLED ON FALLING EDGE FIGURE 11. DATA CHANGES ON FALLING EDGE OF CLK AND IS SAMPLED ON RISING EDGE #### RxClk Clock Sampling Edge The sampling edge of the RxClk output can be changed through control bit RClkE within the interface register for receive output data re-timing. With RClkE="1", (Bit 5 = "1"), data is validated on the rising edge of RxClk and with RClkE="0", (Bit 5 = "0"),, receive data is validated on the falling edge of RxClk. In Hardware Mode, the state of pin 7 (ClkE) controls the rising or falling edge of RxClk for data re-timing. #### TRANSMIT CLOCK SAMPLING EDGE NRZ Transmit data at TxPOS/TDATA or TxNEG is clocked serially into the device using TxClk. With the interface register bit 4 (TClkE="1"), input data is sampled on the rising edge of TxClk. The sampling edge is inverted when TClkE= "0". In Hardware Mode, the state of pin 7 (ClkE) controls the sampling edge of both TxClk and RxClk. #### SINGLE RAIL, DUAL RAIL Transmit data format can be in dual-rail (SR/\overline{DR}=1) or single-rail modes (SR/\overline{DR}=0). In Hardware Mode, dual or single-rail format is determined by the state of pin 8. For single-rail mode operation, NRZ data can be applied to TxPOS/TDATA with TxClk, while Tx-NEG input is left unconnected. The transmitter converts NRZ input data into differential signal for trans- mission to the line using low impedance output drivers. #### TRANSMIT ALL ONES (TAOS) In the Host Mode, individual channels can be programmed to transmit an all "Ones" AMI signal by setting the per channel bit control TAOS=1. In this mode, input data at TxPOS/TDATA and TxNEG are ignored. In Host Mode, reference clock for TAOS is TxClk. If TxClk is not available, MCLK is used for transmission. In Hardware Mode, if TxClk is not present and High for more than 10µs, TAOS is transmitted using MCLK as a reference. Remote Loop-Back has priority over TAOS request. #### **HDB3/AMI ENCODER** The encoder is only available in single-rail mode (SR/ \overline{DR}=1) in Host Mode, or pin 8 set High in Hardware Mode. In an E1 system, if interface register CODES=0, HDB3 encoding is selected. Input data applied to TxPOS/TDATA which contains more than four consecutive zeros will be removed and replaced by "000V" or "B00V", where "B" indicates a pulse conforming with bipolar rule and "V" represents a pulse violating the rule. With register CODES="1", AMI coding is selected. In Hardware Mode, HDB3 or AMI coding selection is determined by the state of pin 10. #### QUAD E1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.1.2 The choice of these codes is made such that an odd number of "B" pulses is transmitted between consecutive bipolar violation "V" pulses #### TRANSMIT PULSE SHAPER The transmit pulse shaper uses high a speed clock derived from MCLK to synthesize the shape and width of the transmitted pulse applied to TTIP and TRING. The internal high speed timing generator eliminates the need for a tightly controlled transmit clock TxClk duty cycle. The intrinsic jitter at the transmit output using a jitterfree input clock source and with the jitter attenuator disabled will generate no more than 0.03Ulpp. #### **DRIVER MONITOR** The driver monitor circuit is used for detecting transmit driver failure by monitoring the activity at TTIP and TRING. Driver failure may be caused by a short-circuit in the primary of the transformer or system problems at the input. In the Host Mode, when the driver monitor detects no transitions at TTIP and TRING for more than 128 clock cycles, the DMO bit (bit 7) in the interface register is set and results in an interrupt (INT) to be gener- ated. Driver monitor function is not supported in Hardware Mode. ## TxPOS/TDATA and TxNEG Polarity In HOST Mode, transmit data at TxPOS/TDATA and TxNEG can be configured for active Low or active High operation, by controlling the state of the DATAP bit in the interface register. Writing a "0" to this bit selects active High data and a "1" selects active Low data. This control bit also selects receive output data polarity (see Receive Data Invert Mode description). This feature is not supported in Hardware Mode. #### TRANSMIT OFF CONTROL Each transmit channel of the line interface can be shut down by writing a "1" to TxOFF in the channel control interface register. In the "Transmitter off" mode, the entire transmitter is disabled and the outputs at TTIP and TRING are placed in a high impedance state. In Hardware Mode, pins 14 through pin 17 are used for powering down each transmit channel independently. #### INTERFACING THE XRT 82L24A TO THE LINE The XRT 82L24A in E1 configuration can be transformer coupled to $75\Omega$ coaxial or $120\Omega$ twisted pair lines as shown in Figure 12 and Figure 13 below. FIGURE 12. XRT 82L24A CHANNEL 1IN AN E1 UNBALANCED 75 $\Omega$ APPLICATION FIGURE 13. XRT 82L24A CHANNEL 1 - E1 120 $\Omega$ BALANCED APPLICATION # TABLE 2: E1 RECEIVER ELECTRICAL CHARACTERISTICS # (Vdd=3.3V±5%, Ta=-40°C to 85°C unless otherwise specified) | PARAMETER | MIN | TYP. | Max | Unit | TEST CONDITIONS | |--------------------------------------------------------------------------|----------------|-------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------| | Receiver loss of signal: | | | | | | | Number of consecutive zeros before LOS is set | - | 32 | - | bit | Cable attenuation @1024KHz<br>ITU-G.775, ETS1 300 233 | | Input signal level at LOS | 15 | 20 | - | dB | | | LOS De-asserted | 12.5 | - | - | % ones | | | Receiver Sensitivity | 11 | 13 | - | dB | With nominal pulse amplitude of 3.0V for $120\Omega$ and $2.37V$ for $75\Omega$ application. With -18dB interference signal added. | | Interference Margin | -18 | -14 | - | dB | With 6dB cable loss | | Input Impedance | 15 | | - | ΚΩ | | | Jitter Tolerance:<br>20 Hz<br>700KHz<br>10KHz100KHz | 10<br>5<br>0.3 | | - | Ulpp | ITU G.823 | | Recovered Clock Jitter<br>Transfer Corner Frequency<br>Peaking Amplitude | - | 36 | -<br>0.5 | KHz<br>dB | ITU G.736 | | Jitter Attenuator Corner Frequency(-3dB curve) | - | 10 | - | Hz | ITU G.736 | | Return Loss:<br>51KHz 102KHz<br>102KHz 2048KHz<br>2048KHz 3072KHz | 14<br>20<br>16 | -<br>-<br>- | -<br>-<br>- | dB<br>dB<br>dB | ITU G.703 | # TABLE 3: E1 TRANSMITTER ELECTRICAL CHARACTERISTICS (Ta=-40°C to 85°C, Vdd=3.3V±5%, unless otherwise specified) | PARAMETER | MIN | TYP. | Max | Unit | TEST CONDITIONS | |----------------------------------------------------------------------------|---------------|-------------|--------------|----------------|---------------------------------------------------------------------------------------------| | AMI Output Pulse Amplitude: $75\Omega$ Application $120\Omega$ Application | 2.13<br>2.70 | 2.37<br>3.0 | 2.60<br>3.30 | V<br>V | Use transformer with 1:2 ratio and $9.1\Omega$ resistor in series with each end of primary. | | Output Pulse Width | 224 | 244 | 264 | ns | | | Output Pulse Width Ratio | 0.95 | - | 1.05 | - | ITU-G.703 | | Output Pulse Amplitude Ratio | 0.95 | - | 1.05 | - | ITU-G.703 | | Jitter Added by the Transmitter Output | - | 0.025 | 0.05 | Ulpp | Broad Band with jitter free TxClk applied to the input. | | Return Loss:<br>51KHz 102KHz<br>102KHz 2048KHz<br>2048KHz 3072KHz | 8<br>14<br>10 | -<br>-<br>- | | dB<br>dB<br>dB | ETSI 300 166 | # TABLE 4: TRANSMIT PULSE MASK SPECIFICATION | Test Load Impedance | 75 $\Omega$ resistive (Coax) | 120 $\Omega$ resistive (Twisted Pair) | |-------------------------------------------------|------------------------------|---------------------------------------| | Nominal peak voltage of a mark | 2.37V | 3.0V | | Peak voltage of a space (no mark) | 0 ± 0.237V | 0± 0.3V | | Nominal pulse width | 244ns | 244ns | | Ratio of positive and negative pulses imbalance | 0.95 to 1.05 | 0.95 to 1.05 | FIGURE 14. ITU G.703 E1 PULSE TEMPLATE TABLE 5: DC ELECTRICAL CHARACTERISTICS (Vdd=3.3V±5%, Ta=25°C unless otherwise specified) | PARAMETER | SYMBOL | Min | TYP. | Max | Units | |------------------------------------------------------------------|-----------------|------|------|-------------|-------| | Power Supply Voltage | Vdd | 3.13 | 3.3 | 3.46 | V | | Input High Voltage | V <sub>IH</sub> | 2.0 | - | 5.0 | V | | Input Low Voltage | V <sub>IL</sub> | -0.5 | - | 0.8 | V | | Output High Voltage @ IOH=-5mA | V <sub>OH</sub> | 2.4 | - | - | V | | Output Low Voltage @IOL=5mA | V <sub>OL</sub> | - | - | 0.4 | V | | Input Leakage Current (except Input pins with Pull-up resistor.) | Ι <sub>L</sub> | - | - | <u>+</u> 10 | μA | | Input Capacitance | C <sub>I</sub> | - | 5.0 | - | pF | | Output Load Capacitance | CL | - | - | 25 | pF | TABLE 6: POWER CONSUMPTION (TA=-40°C TO 85°C, VDD=3.3V ± 5%, UNLESS OTHERWISE SPECIFIED.) | PARAMETER | SYMBOL | MIN. | TYP. | Max. | Units | Conditions | |-------------------|--------|------|------|------|-------|----------------------------------------| | Power Consumption | PC | - | 450 | 650 | mW | E1(75 Ohm) load. At 50% Mark Density | | Power Consumption | PC | - | 650 | 680 | mW | E1(75 Ohm) load. At 100% Mark Density | | Power Consumption | PC | - | 400 | 500 | mW | E1(120 Ohm) load. At 50% Mark Density | | Power Consumption | PC | - | 540 | 600 | mW | E1(120 Ohm) load. At 100% Mark Density | | Power Consumption | PC | • | 80 | 100 | mW | All Transmitters Powered-Down | # **ABSOLUTE MAXIMUM RATINGS** **EXAR** | Storage Temperature | -65°C to + 150°C | | | |-----------------------|------------------|--|--| | Operating Temperature | -40°C to + 85°C | | | | Supply Voltage | -0.5V to + 6.0V | | | | Theta-JA | 38° C/W | | | | Theta-JC | 6° C/W | | | TABLE 7: AC ELECTRICAL CHARACTERISTICS # (Vdd=3.3V±5%, Ta=25°C unless otherwise specified) | PARAMETER | SYMBOL | Min | Түр | MAX | Units | |-----------------------------------------------|-------------------|-----|-------|-----|-------| | E1 MCLK Clock Frequency | | - | 2.048 | - | MHz | | MCLK Clock Duty Cycle | | 40 | - | 60 | % | | MCLK Clock Tolerance | | - | ±50 | - | ppm | | E1 TxClk Clock Period | T <sub>CLKP</sub> | - | 488 | - | ns | | TxClk Duty Cycle | T <sub>CDU</sub> | 30 | 50 | 70 | % | | Transmit Data Setup Time | T <sub>SU</sub> | 50 | - | - | ns | | Transmit Data Hold Time | T <sub>HO</sub> | 30 | - | - | ns | | TxClk Rise Time (10%/90%) | T <sub>CLKR</sub> | - | - | 40 | ns | | TxClk Fall Time (90%/10%) | T <sub>CLKF</sub> | - | - | 40 | ns | | RxClk Duty Cycle | R <sub>CDU</sub> | 45 | 50 | 55 | % | | Receive Data Setup Time | R <sub>SU</sub> | 150 | - | | - | | Receive Data Hold Time | R <sub>HO</sub> | 150 | - | - | ns | | RxClk to Data Delay | R <sub>DY</sub> | - | - | 40 | ns | | RxClk Rise Time (10%/90%) with 25pF Loading. | R <sub>CLKR</sub> | - | - | 40 | ns | | RxClk Fall Time(90%/10%) with 25pF<br>Loading | R <sub>CLKF</sub> | | | 40 | ns | | Data Pulse Width in Data Slice Mode | RZData | 210 | 244 | 448 | ns | FIGURE 15. TRANSMIT CLOCK AND INPUT DATA TIMING FIGURE 16. RECEIVE CLOCK AND OUTPUT DATA TIMING. #### MICROPROCESSOR INTERFACE XRT 82L24A is equipped with a microprocessor interface for easy device configuration. The parallel port of the XRT 82L24A is compatible with both Intel and Motorola address and data buses. The device has 4-bit address ADD[3:0] input and 8-bit bi-directional data bus ADD[7:0]. The signals required for a generic microprocessor to access the internal registers are described in Table 8. # QUAD E1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR #### TABLE 8: MICROPROCESSOR INTERFACE SIGNAL | D[7:0] | Data Input (Output): 8 bits bi-directional data bus for register access. | | | | | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|---------------------------------------------------------------------|--|--|--|--| | ADD[3:0] | Address Input: 4 bit address to select internal register location. | | | | | | | | | PTS1 | Processor Type Select: | | | | | | | | | PTS2 | | PTS1 | PTS2 | | | | | | | | | 0 | 0 | 8HC11,8081,80C188 (async.) | | | | | | | | 1 | 0 | Motorola 68K (async.) | | | | | | | | 0 | 1 | Intel x86 (sync.) | | | | | | | | 1 | 1 | Intel i906, Motorola 860 (sync.) | | | | | | PCLK | | | | nous microprocessor operation. Mynchronous microprocessor operation | | | | | | ALE_AS | Address Latch Input (Address Strobe): With Intel bus timing, the address inputs are latched into the internal register on the falling edge of ALE. When configured in Motorola bus timing, the address inputs are latched into the internal register on the falling edge of AS. | | | | | | | | | CS | Chip Select Input: This s | ignal must l | oe low in | order to access the parallel port. | | | | | | RD_DS | Read Input (Data Strobe): With Intel bus timing, a low pulse on RD selects a read operation when $\overline{CS}$ pin is low. When configured in Motorola bus timing, a low pulse on DS indicates a read or write operation when $\overline{CS}$ pin is low. | | | | | | | | | WR_R/W | Write Input (Read/Write): With Intel bus timing, a low pulse on WR selects a write operation when CS pin is low. When configured in Motorola bus timing, a high pulse on R/W selects a read operation and a low pulse on R/W selects a write operation when CS pin is low. | | | | | | | | | RDY_DTACK | Ready Output (Data Transfer Acknowledge Output): With Intel bus timing, RDY is asserted high to indicate the device has completed a read or write operation. When configured in Motorola bus timing, DTACK is asserted low to indicate the device has completed a read or write operation. | | | | | | | | | ĪNT | | | | ndicate an interrupt caused by an pin can be blocked by the interru | | | | | TABLE 9: MICROPROCESSOR REGISTER MAP | REGISTER<br>NUMBER | Address | Віт 7 | Віт 6 | Віт 5 | Віт 4 | Віт 3 | Віт 2 | Віт 1 | Віт 0 | | | |----------------------------------------|---------|------------------------|------------------------|------------|----------|---------|---------|---------|---------|--|--| | Command Control Registers (Read/Write) | | | | | | | | | | | | | 0 | 0000 | SR/DR | RZData | RCLKE | TCLKE | DATAP | CODES | IMASK | SRESET | | | | 1 | 0001 | Reserved<br>(Set to 0) | Reserved<br>(Set to 0) | FIFOS | RXJA | TXJA | RXMUTE | EXLOS | ICT | | | | | | reset=0 | | | | | | C | hannel 0 R | egister | | | | | | | | 2 | 0010 | DMO0 | LOS0 | LCV0 | TCLK0 | DMO0IS | LOS0IS | LVC0IS | TCKL0IS | | | | 3 | 0011 | Reserved | Reserved | Reserved | Reserved | MDMO0 | MLOS0 | MLCV0 | MTCKL0 | | | | 4 | 0100 | Reserved | Reserved | Reserved | ALOOP0 | DLOOP0 | RLOOP0 | TAOS0 | TxOFF0 | | | | | | reset=0 | | | | | | C | hannel 1 R | egister | | | | | | | | 5 | 0101 | DMO1 | LOS1 | LCV1 | TCLK1 | DMO1IS | LLOSIS1 | LCV1 | TCKL1IS | | | | 6 | 0110 | Reserved | Reserved | Reserved | Reserved | MDMO1 | MLOS1 | MLCV1 | MTCKL1 | | | | 7 | 0111 | Reserved | Reserved | Reserved | ALOOP1 | DLOOP1 | RLOOP1 | TAOS1 | TxOFF1 | | | | | | reset=0 | | | | | | C | hannel 2 R | egister | | | | | | | | 8 | 1000 | DMO2 | LOS2 | LVC2 | TCLK2 | DMO2IS | LLOS2IS | LCV2 | TCKL2IS | | | | 9 | 1001 | Reserved | Reserved | Reserved | Reserved | MDMO2 | MLOS2 | MLCV2 | MTCKL2 | | | | 10 | 1010 | Reserved | Reserved | Reserved | ALOOP2 | DLOOP2 | RLOOP2 | TAOS2 | TxOFF2 | | | | | | reset=0 | | | | | | C | hannel 3 R | egister | | | | | | | | 11 | 1011 | DMO3 | LOS3 | LCV3 | TCLK3 | DMO3IS | LLOS3IS | LCV3 | TCKL3IS | | | | 12 | 1100 | Reserved | Reserved | Reserved | Reserved | MDMO3 | MLOS3 | MLCV3 | MTCKL3 | | | | 13 | 1101 | Reserved | Reserved | Reserved | ALOOP3 | DLOOP3 | RLOOP3 | TAOS3 | TxOFF3 | | | | | | reset=0 | | **Note:** Address 1110 and 1111 R/W Registers (14 and 15) are Reserved for Exar Testing Purposes # TABLE 10: COMMAND CONTROL REGISTER 0 | COMMAND CONTROL REGISTER 0 PARALLEL PORT ADDRESS: 0000 | | | | | | | |---------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|--|--| | | | | | | | | | 7 | SR/DR | Single/Dual Rail: Writing a "1" to this bit selects transmit and receive data format in single-rail mode. In this mode, HDB3/B8ZS/AMI encoder and decoder are available. Writing a "0" selects dual-rail mode. | R/W | 0 | | | | 6 | RZData | RZ Data: Writing a "1" to this bit selects receive data to pass to the output after the slicers without re-timing. In this mode, PLL clock recovery, jitter attenuator, decoder and remote loop-back functions are disabled. | R/W | 0 | | | | 5 | RCLKE | RxClk Clock Edge: Writing a "1" to this bit selects receive output data to be updated on positive edge of RxClk. Writing a "0" to this bit selects the negative edge of RxClk. | R/W | 0 | | | | 4 | TCLKE | TxClk Clock Edge: Writing a "1" to this bit selects positive edge of TxClk to sample input data. Write "0" to select negative edge. | R/W | 0 | | | | 3 | DATAP | DATA Polarity: Writing a "0" to this bit selects transmit input and receive output data to be active-high. Write "1" to select active-low. | R/W | 0 | | | | 2 | CODES | Coding/Decoding Select: This bit is used in conjunction with SR/\overline{DR} bit 1. If SR/\overline{DR} is "1", writing a "0" to this bit selects HDB3 coding. Writing a "1" to this bit position selects AMI code. | R/W | 0 | | | | 1 | GIE | Global Interrupt Enable: Writing a "0" to this bit globally disables interrupt generation caused by any alarm generated within the line interface. Write a "1" to enable interrupt generation. | R/W | 0 | | | | 0 | SRESET | Software Reset: Writing a "1" to this bit longer than 10µs initiates a device reset through the microprocessor interface. All internal circuits are placed in the reset state with this bit set to a "1" except the microprocessor register bits. | R/W | 0 | | | **Note:** Register Type Abrbreviation: TABLE 11: COMMAND CONTROL REGISTER 1 | COMMAND CONTROL REGISTER 1 | | | | | | | |----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|--|--| | | | PARALLEL PORT ADDRESS: 0001 | | | | | | BIT No. | NAME | FUNCTION | REGISTER<br>Type | RESET<br>VALUE | | | | 7 | | Reserved Must be set to "0" for proper operation. | R/W | 0 | | | | 6 | | Reserved Must be set to "0" for proper operation. | R/W | 0 | | | | 5 | FIFOS | FIFO Size Select: Writing a "1" to this bit selects 64 bit FIFO depth. Write "0" to select 32 bit FIFO depth. | R/W | 0 | | | | 4 | RxJA | Receive Jitter Attenuator: Select: Writing a "1" to this bit selects jitter attenuator in the receive path. If bit 3(TxJA) is also set, jitter attenuator is disabled. | R/W | 0 | | | | 3 | TxJA | Transmit Jitter Attenuator Select: Writing a "1" to this bit selects jitter attenuator in the transmit path. If bit 4(RxJA) is also set, jitter attenuator is disabled. | R/W | 0 | | | | 2 | RXMUTE | Receive Muting: Writing a "1" to this bit mutes receive data output to a low state during LOS condition to prevent data chattering. | R/W | 0 | | | | 1 | EXLOS | Extended LOS: Writing a "1" to this bit extends the number of zeros at the input to 4096 bits, (approximately 2mS), before LOS is declared. | R/W | 0 | | | | 0 | ICT | In-Circuit-Testing: Writing a "1" to this bit causes all output pins to be in high impedance mode for in-circuit testing. The software ICT function is equivalent to connecting pin 20 to ground. | R/W | 0 | | | #### TABLE 12: CHANNEL STATUS REGISTER **CHANNEL STATUS REGISTER** # PARALLEL PORT ADDRESS CHANNEL 0: 0010 PARALLEL PORT ADDRESS CHANNEL 1: 0101 PARALLEL PORT ADDRESS CHANNEL 2: 1000 PARALLEL PORT ADDRESS CHANNEL 3: 1011 | BIT No. | SYMBOL | Function | REGISTER<br>TYPE | RESET<br>VALUE | |---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------| | 7 | DMOn | Driver Monitor Output: This bit is set to a "1" to indicate current DMO is detected. Any change in the state of this bit causes an interrupt to be generated. Reading this register bit does not clear the DMO bit. | R | 0 | | 6 | LOSn | Loss of Signal: This bit is set to a "1" to indicate current LOS condition is detected. Any change in the state of this bit causes an interrupt to be generated. Reading this register bit does not clear the LOS bit. | | 0 | | 5 | LCVn | Line Code Violation: This bit is set to a "1" to indicate current LCV condition is detected. Any change in the state of this bit causes an interrupt to be generated. Reading this register bit does not clear the LCV bit. | R | 0 | | 4 | TCKLn | Transmit Clock Loss: This bit is set to a "1" to indicate current TxClk clock loss is detected. Any change in the state of this bit causes an interrupt to be generated. Reading this register bit does not clear the TCKL bit. | | 0 | | 3 | DMOnIS | Driver Monitor Output: This bit is set to a "1" every time the state of DMO status changes since last read. This bit is cleared by a read operation. | | 0 | | 2 | LOSnIS | S Latched- Loss of signal: This bit is set to a "1" every time the state of LOS changes since last read. This bit is cleared by a read operation. | | 0 | | 1 | LCVnIS | Latched- Line Code Violation: This bit is set to a "1" every time the state of LCV changes since last read. This bit is cleared by a read operation. | | 0 | | 0 | TCLKnlS | Latched-Transmit Clock Loss. This bit is set to a "1" every time the state of TCKL changes since last read. This bit is cleared by a read operation. | RUR | 0 | Note: n = channel number 0 to 3. Note: Register Type Abrbreviation: #### TABLE 13: CHANNEL MASK REGISTER #### CHANNEL MASK REGISTER PARALLEL PORT ADDRESS CHANNEL 0: 0011 PARALLEL PORT ADDRESS CHANNEL 1: 0110 PARALLEL PORT ADDRESS CHANNEL 2: 1001 PARALLEL PORT ADDRESS CHANNEL 3: 1100 | BIT No. | NAME | Function | REGISTER TYPE | RESET VALUE | |---------|---------|----------------------------------------------------------------------------------------------------------------|---------------|-------------| | 7 | | This bit is Reserved. | R/W | 0 | | 6 | | This bit is Reserved. | R/W | 0 | | 5 | | This bit is Reserved. | R/W | 0 | | 4 | | This bit is Reserved. | R/W | 0 | | 3 | DMOnIS | Driver Monitor Output Interrupt Status: Writing a "1" to this bit enables DMO alarm interrupt generation. | R/W | 0 | | 2 | LOSnIS | Loss of Signal Interrupt Status: Writing a "1" to this bit enables LOS alarm interrupt generation. | R/W | 0 | | 1 | LCVnIS | Line Code Violation Interrupt Status: Writing a "1" to this bit enables LCV interrupt generation. | R/W | 0 | | 0 | TCKLnIS | Transmit Clock Loss Interrupt Status: Writing a "1" to this bit enables TxClk clock loss interrupt generation. | R/W | 0 | NOTE: n = channel number 0 to 3. NOTE: Register Type Abrbreviation: #### **TABLE 14: CHANNEL CONTROL REGISTER** # **CHANNEL CONTROL REGISTER** Parallel Port Address Channel 0: 0100 Parallel Port Address Channel 1: 0111 Parallel Port Address Channel 2: 1010 Parallel Port Address Channel 3: 1101 | BIT No. | SYMBOL | Function | REGISTER TYPE | RESET VALUE | |-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------| | 7<br>6<br>5 | *** | These bits are Reserved. | R/W<br>R/W<br>R/W | 0<br>0<br>0 | | 4 | LLOOPn | Local Loop-Back: Writing a "1" to this bit enables Analog Local Loop-Back. Simultaneously setting RLOOP High is not allowed. | R/W | 0 | | 3 | DLOOPn | Digital Loop-Back: Writing a "1" to this bit enables Digital Loop-Back. | R/W | 0 | | 2 | RLOOPn | Remote Loop-Back: Writing a "1" to this bit enables Remote Loop-back. Simultaneously setting LLOOP High is not allowed. | R/W | 0 | | 1 | TAOSn | Transmit All Ones: Writing a "1" to this bit enables the All Ones AMI signal to be transmitted to the line. | R/W | 0 | | 0 | TxOFFn | Transmitter Off: Writing a "1" to this bit powers down the transmitter and places the corresponding output driver in a high impedance mode. | R/W | 0 | Note: n = channel number 0 to 3. Note: Register Type Abrbreviation: # Microprocessor Interface I/0 Timing Intel Interface Timing The signals used for the Intel microprocessor interface are: Address Latch Enable (ALE), Read Enable ( $\overline{\text{RD}}$ ), Write Enable ( $\overline{\text{WR}}$ ), Chip Select ( $\overline{\text{CS}}$ ), Address and Data bits. The microprocessor interface uses minimum external glue logic and is compatible with the timings of the 8051 or 80C188 with an 8-16 MHz clock frequency, and with the timings of x86 or I960 family or microprocessors. The interface timing shown in Figure 17 and Figure 18 is described in Table 15. FIGURE 17. INTEL INTERFACE TIMING (READ) FIGURE 18. INTEL INTERFACE TIMING (WRITE) # QUAD E1 LINE TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR REV. 1.1.2 # TABLE 15: INTEL INTERFACE TIMING SPECIFICATIONS | SYMBOL | PARAMETER | Min | Түр | Max | CONDITION | |------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------| | t <sub>64</sub> | A8 - A0 Setup Time to ALE_AS Low | 4 | | | ns | | t <sub>65</sub> | A8 - A0 Hold Time from ALE_AS Low. | 2 | | | ns | | Intel Type | Read Operation | | 4 | | | | t <sub>66</sub> | RDS_DS Pulse Width | 260 | | | ns | | t <sub>67</sub> | Data Valid from RDS_DS* Low. | 240 | | | ns | | t <sub>68</sub> | Data Bus Floating from RDS_DS* High | 2 | | | ns | | t <sub>69</sub> | ALE to RD Time | 4 | | | ns | | t <sub>701</sub> | RD Time to "NOT READY" (e.g., RDY_DTCK toggling "Low") | | | 145 | ns | | t <sub>76</sub> | Minimum Time between Read Burst Access (e.g., the rising edge of $\overline{RD}$ to falling edge of $\overline{RD}$ ) | 60 | | | ns | | Intel Type | Write Operations | | I | 1 | | | t <sub>71</sub> | Data Setup Time to WR_R/W High | 160 | | | ns | | t <sub>72</sub> | Data Hold Time from WR_R/W High | 0 | | | ns | | t <sub>73</sub> | High Time between Reads and/ or Writes | 60 | | | ns | | t <sub>74</sub> | ALE to WR Time | 4 | | | ns | | t <sub>77</sub> | Min Time between Write Burst Access (e.g., the rising edge of WR to the falling edge of WR) | 60 | | | ns | | t <sub>770</sub> | CS Assertion to falling edge of WR_R/W | 20 | | | ns | #### **Motorola Interface Timing** The signals used in the Motorola microprocessor interface mode are: Address Strobe (AS), Data Strobe ( $\overline{DS}$ ), Read/Write Enable (R/ $\overline{W}$ ), Chip Select ( $\overline{CS}$ ), Address and Data bits. The interface is compatible with the timing of a Motorola 68000 microprocessor family with up to 16.67 MHz clock frequency. The interface timing is shown in Figure 19, Figure 20 and Figure 21. The I/O specifications are shown in Table 16. FIGURE 19. MICROPROCESSOR INTERFACE TIMING - MOTOROLA TYPE PROGRAMMED I/O READ OPERATION FIGURE 20. MICROPROCESSOR INTERFACE TIMING - MOTOROLA TYPE PROGRAMMED I/O WRITE OPERATION # FIGURE 21. MICROPROCESSOR INTERFACE TIMING - RESET PULSE WIDTH TABLE 16: MOTOROLA INTERFACE TIMING SPECIFICATION | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | | |-----------------|------------------------------------------------------------------------|-----|-----|-----|-------|--| | Micropro | Microprocessor Interface - Motorola Read Operations (see Figure 19) | | | | | | | t <sub>78</sub> | A3 - A0 Setup Time to falling edge of ALE_AS | 5 | | | ns | | | t <sub>79</sub> | Rising edge of RD_DS to rising edge of RDY_DTCK delay | 0 | | | ns | | | t <sub>80</sub> | Rising edge of RDY_DTCK to tri-state of D[7:0] | 0 | | | ns | | | Micropro | cessor Interface - Motorola Write Operations (see Figure 20) | I . | I | | | | | t <sub>78</sub> | A3 - A0 Setup Time to falling edge of ALE_AS | 5 | | | ns | | | t <sub>81</sub> | D[7:0] Setup Time to falling edge of RD_DS | 10 | | | ns | | | t <sub>82</sub> | Rising edge of RD_DS to rising edge of RDY_DTCK delay | 0 | | | ns | | | Reset pu | Reset pulse width - both Motorola and Intel Operations (see Figure 21) | | | | | | | t <sub>90</sub> | Reset pulse width | 30 | | | ns | | #### JITTER TOLERANCE Input Jitter Tolerance Measurements are presented for the following two situations. - 1. The Jitter Attenuator within the Channel-Under-Test is disabled. - 2. The Jitter Attenuator within the Channel-Under-Test is enabled and configured to operate in the Receive Path. The results of the Input Jitter Tolerance Measurements are plotted in Figure 22. #### **Test Conditions** - Test Pattern 2<sup>15</sup>-1 - (-6dB) Cable Loss FIGURE 22. RECEIVE MAXIMUM JITTER TOLERANCE Receiver Jitter Transfer Function (Jitter Attenuator disabled) #### **Test Conditions:** - Test Pattern 2<sup>15</sup>-1 - Input Jitter 0.5Ulp-pThe results of the Input Jitter Tolerance Measurements with the Jitter Attenuator enabled and configured to operate in the receive path are plotted in Figure 23. FIGURE 23. RECEIVER JITTER TRANSFER FUNCTION (JITTER ATTENUATOR DISABLED) Receiver Jitter Transfer Function (Jitter Attenuator enabled) #### **Test Conditions:** - Test Pattern 2<sup>15</sup>-1 - Input Jitter 75% of Maximum Jitter Tolerance FIGURE 24. JITTER ATTENUATION FUNCTION # **ORDERING INFORMATION** | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |---------------------|---------------------------------|-----------------------------| | XRT82L24AIV | 100 Lead TQFP (14 x 14 x 1.4mm) | -40°C to +85°C | | PACKAGE DISSIPATION | Theta-JA 38° C/W | Theta-JC 6° C/W | # PACKAGE DIMENSIONS 100 LEAD TQFP 14X14MM **Note:** The control dimension is the millimeter column | | INC | HES | MILLIMETERS | | | |----------------|-----------|-------|-------------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | | | Α | 0.055 | 0.063 | 1.40 | 1.60 | | | A <sub>1</sub> | 0.002 | 0.006 | 0.05 | 0.15 | | | A <sub>2</sub> | 0.053 | 0.057 | 1.35 | 1.45 | | | В | 0.007 | 0.011 | 0.17 | 0.27 | | | С | 0.004 | 0.008 | 0.09 | 0.20 | | | D | 0.622 | 0.638 | 15.80 | 16.20 | | | D <sub>1</sub> | 0.547 | 0.555 | 13.90 | 14.10 | | | е | 0.020 BSC | | 0.50 BSC | | | | L | 0.018 | 0.030 | 0.45 | 0.75 | | | α | 0° | 7° | 0° | 7° | | #### **REVISION HISTORY** | REVISION | DATE | DESCRIPTION | |----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0.0 | 11/02 | Initial issue | | 1.1.0 | 10/03 | Table 8 corrected PCLK frequency from 33MHz to16MHz and changed pulled down to pulled up. Figures 12 & 13 transformer ratio on Receive side changed from 2:1 to 1:2. | | 1.1.1 | 06/04 | Added the Manufacturing Mark on the Package Drawing. | | 1.1.2 | 07/04 | Changed Max power consumption for 100% Mark Density to 680 and 600 mW respectively for 75 and 120 Ohm Loads. | #### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2004 EXAR Corporation Datasheet August 2004. Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.